欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GS8640Z18GT-167IV
廠商: GSI TECHNOLOGY
元件分類: DRAM
英文描述: 72Mb Pipelined and Flow Through Synchronous NBT SRAM
中文描述: 4M X 18 ZBT SRAM, 8 ns, PQFP100
封裝: ROHS COMPLIANT, TQFP-100
文件頁數: 1/22頁
文件大小: 600K
代理商: GS8640Z18GT-167IV
Preliminary
GS8640Z18/36T-xxxV
72Mb Pipelined and Flow Through
Synchronous NBT SRAM
250 MHz
167 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
100-Pin TQFP
Commercial Temp
Industrial Temp
Rev: 1.01 6/2006
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
1/22
2004, GSI Technology
Features
NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization; Fully pin-compatible with
both pipelined and flow through NtRAM, NoBL and
ZBT SRAMs
1.8 V or 2.5 V core power supply
1.8 V or 2.5 V I/O supply
User-configurable Pipeline and Flow Through mode
LBO pin for Linear or Interleave Burst mode
Pin compatible with 4Mb, 9Mb, 18Mb and 36Mb devices
Byte write operation (9-bit Bytes)
3 chip enable signals for easy depth expansion
ZZ Pin for automatic power-down
JEDEC-standard 100-lead TQFP package
RoHS-compliant 100-lead TQFP package available
Functional Description
The GS8640Z18/36T-xxxV is a 72Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8640Z18/36T-xxxV may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, meaning that in addition to the
rising edge triggered registers that capture input signals, the
device incorporates a rising-edge-triggered output register. For
read cycles, pipelined SRAM output data is temporarily stored
by the edge triggered output register during the access cycle
and then released to the output drivers at the next rising edge of
clock.
The GS8640Z18/36T-xxxV is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
standard 100-pin TQFP package.
Parameter Synopsis
-250
3.0
4.0
340
410
6.5
6.5
245
280
-200
3.0
5.0
290
350
7.5
7.5
220
250
-167
3.5
6.0
260
305
8.0
8.0
210
240
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Flow Through
2-1-1-1
相關PDF資料
PDF描述
GS8640Z18GT-167V 72Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8640Z18GT-200IV 72Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8640Z18GT-200V 72Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8640Z18GT-250IV 72Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8640Z18GT-250V 72Mb Pipelined and Flow Through Synchronous NBT SRAM
相關代理商/技術參數
參數描述
GS8640Z18GT-167V 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 1.8V/2.5V 72MBIT 4MX18 8NS/3.5NS 100TQFP - Trays
GS8640Z18GT-200 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 2.5V/3.3V 72MBIT 4MX18 7.5NS/3NS 100TQFP - Trays 制造商:GSI Technology 功能描述:GSI Technology GS8640Z18GT-200 SRAM
GS8640Z18GT-200I 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 2.5V/3.3V 72MBIT 4MX18 7.5NS/3NS 100TQFP - Trays 制造商:GSI Technology 功能描述:GTEGS8640Z18GT-200I 4M X 18 (72 MEG) N
GS8640Z18GT-200IV 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 1.8V/2.5V 72MBIT 4MX18 7.5NS/3NS 100TQFP - Trays
GS8640Z18GT-200V 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 1.8V/2.5V 72MBIT 4MX18 7.5NS/3NS 100TQFP - Trays
主站蜘蛛池模板: 织金县| 靖宇县| 延安市| 正宁县| 自治县| 博客| 漠河县| 汶川县| 屯昌县| 察雅县| 汨罗市| 原阳县| 普洱| 彰化市| 巴东县| 二连浩特市| 大方县| 扎兰屯市| 韩城市| 云霄县| 紫阳县| 长岭县| 保康县| 玉田县| 建湖县| 尉氏县| 平江县| 临朐县| 四会市| 美姑县| 南皮县| 鄢陵县| 奉新县| 巫山县| 浑源县| 廊坊市| 通海县| 仁怀市| 秭归县| 福鼎市| 阿拉善右旗|