欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GS8644ZV72C-250I
廠商: GSI TECHNOLOGY
元件分類: DRAM
英文描述: 72Mb Pipelined and Flow Through Synchronous NBT SRAM
中文描述: 1M X 72 ZBT SRAM, 6.5 ns, PBGA209
封裝: 14 X 22 MM, 1 MM PITCH, BGA-209
文件頁數: 26/37頁
文件大小: 776K
代理商: GS8644ZV72C-250I
Product Preview
GS8644ZV18(B/E)/GS8644ZV36(B/E)/GS8644ZV72(C)
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.03 11/2004
26/37
2003, GSI Technology
JTAG TAP Block Diagram (2-die module)
Identification (ID) Register
The ID Register is a 32-bit register that is loaded with a device and vendor specific 32-bit code when the controller is put in
Capture-DR state with the IDCODE command loaded in the Instruction Register. The code is loaded from a 32-bit on-chip ROM.
It describes various attributes of the RAM as indicated below. The register is then placed between the TDI and TDO pins when the
controller is moved into Shift-DR state. Bit 0 in the register is the LSB and the first to reach TDO when shifting begins.
Tap Controller Instruction Set
Overview
There are two classes of instructions defined in the Standard 1149.1-1990; the standard (Public) instructions, and device specific
(Private) instructions. Some Public instructions are mandatory for 1149.1 compliance. Optional Public instructions must be
implemented in prescribed ways. The TAP on this device may be used to monitor all input and I/O pads, and can be used to load
address, data or control signals into the RAM or to preload the I/O buffers.
When the TAP controller is placed in Capture-IR state the two least significant bits of the instruction register are loaded with 01.
When the controller is moved to the Shift-IR state the Instruction Register is placed between TDI and TDO. In this state the desired
instruction is serially loaded through the TDI input (while the previous contents are shifted out at TDO). For all instructions, the
TAP executes newly loaded instructions only when the controller is moved to Update-IR state. The TAP instruction set for this
device is listed in the following table.
Instruction Register
ID Code Register
·
31 30 29
Boundary Scan Register
0
1
2
0
· · ·
1
2
0
Bypass Register
TDI
TDO
TMS
TCK
Test Access Port (TAP) Controller
1
·
1
0
·
·
·
·
·
·
·
·
·
Control Signals
·
Instruction Register
ID Code Register
·
31 30 29
Boundary Scan Register
0
1
2
0
· · ·
1
2
0
Bypass Register
TDI
TDO
Test Access Port (TAP) Controller
1
·
1
0
·
·
·
·
·
·
·
·
·
Control Signals
·
··
相關PDF資料
PDF描述
GS8644ZV18B 72Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8644ZV18B-133 72Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8644ZV18B-133I 72Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8644ZV18B-150 72Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8644ZV18B-150I 72Mb Pipelined and Flow Through Synchronous NBT SRAM
相關代理商/技術參數
參數描述
GS864518GT-166 制造商:GSI Technology 功能描述:4M X 18 (72 MEG) SYNCH BURST, SCD - Trays
GS864518GT-200I 制造商:GSI Technology 功能描述:4M X 18 (72 MEG) SYNCH BURST, SCD - Trays
GS864518T-150 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 2.5V/3.3V 72MBIT 4MX18 8.5NS/3.4NS 100PQFP - Trays
GS864518T-200 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 2.5V/3.3V 72MBIT 4MX18 7.5NS/3NS 100PQFP - Trays
GS864518T-200I 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 2.5V/3.3V 72MBIT 4MX18 7.5NS/3NS 100PQFP - Trays
主站蜘蛛池模板: 阜城县| 大兴区| 承德县| 志丹县| 高唐县| 太康县| 商水县| 永年县| 安多县| 永安市| 外汇| 崇左市| 兴城市| 荥经县| 岱山县| 石渠县| 阳泉市| 新余市| 渝北区| 乌拉特中旗| 嘉义市| 海盐县| 绵竹市| 建阳市| 武汉市| 安溪县| 淳安县| 六安市| 灵宝市| 永定县| 共和县| 镇雄县| 北流市| 扶绥县| 汝阳县| 宁晋县| 千阳县| 成武县| 阜平县| 宁津县| 嘉禾县|