欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GS8662R09E-333I
廠商: GSI TECHNOLOGY
元件分類: DRAM
英文描述: 72Mb SigmaCIO DDR-II Burst of 4 SRAM
中文描述: 8M X 9 DDR SRAM, 0.45 ns, PBGA165
封裝: 15 MM X 17 MM, 1MM PITCH, FPBGA-165
文件頁數: 27/37頁
文件大小: 942K
代理商: GS8662R09E-333I
Preliminary
GS8662R08/09/18/36E-333/300/250/200/167
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.01 9/2005
27/37
2005, GSI Technology
Boundary Scan Register
The Boundary Scan Register is a collection of flip flops that can be preset by the logic level found on the RAM’s input or I/O pins.
The flip flops are then daisy chained together so the levels found can be shifted serially out of the JTAG Port’s TDO pin. The
Boundary Scan Register also includes a number of place holder flip flops (always set to a logic 1). The relationship between the
device pins and the bits in the Boundary Scan Register is described in the Scan Order Table following. The Boundary Scan
Register, under the control of the TAP Controller, is loaded with the contents of the RAMs I/O ring when the controller is in
Capture-DR state and then is placed between the TDI and TDO pins when the controller is moved to Shift-DR state. SAMPLE-Z,
SAMPLE/PRELOAD and EXTEST instructions can be used to activate the Boundary Scan Register.
Instruction Register
ID Code Register
·
31 30 29
Boundary Scan Register
0
1
2
0
· · ·
1
2
0
Bypass Register
TDI
TDO
TMS
TCK
Test Access Port (TAP) Controller
1
·
1
0
·
·
·
·
·
·
·
·
·
Control Signals
·
JTAG TAP Block Diagram
Identification (ID) Register
The ID Register is a 32-bit register that is loaded with a device and vendor specific 32-bit code when the controller is put in
Capture-DR state with the IDCODE command loaded in the Instruction Register. The code is loaded from a 32-bit on-chip ROM.
It describes various attributes of the RAM as indicated below. The register is then placed between the TDI and TDO pins when the
controller is moved into Shift-DR state. Bit 0 in the register is the LSB and the first to reach TDO when shifting begins.
相關PDF資料
PDF描述
GS8662S08E-333I 72Mb Burst of 2 DDR SigmaSIO-II SRAM
GS8662S08E 72Mb Burst of 2 DDR SigmaSIO-II SRAM
GS8662S08E-167 72Mb Burst of 2 DDR SigmaSIO-II SRAM
GS8662S08E-167I 72Mb Burst of 2 DDR SigmaSIO-II SRAM
GS8662S08E-200 72Mb Burst of 2 DDR SigmaSIO-II SRAM
相關代理商/技術參數
參數描述
GS8662R09GE-167 制造商:GSI 制造商全稱:GSI Technology 功能描述:72Mb SigmaCIO DDR-II Burst of 4 SRAM
GS8662R09GE-167I 制造商:GSI 制造商全稱:GSI Technology 功能描述:72Mb SigmaCIO DDR-II Burst of 4 SRAM
GS8662R09GE-200 制造商:GSI 制造商全稱:GSI Technology 功能描述:72Mb SigmaCIO DDR-II Burst of 4 SRAM
GS8662R09GE-200I 制造商:GSI 制造商全稱:GSI Technology 功能描述:72Mb SigmaCIO DDR-II Burst of 4 SRAM
GS8662R09GE-250 制造商:GSI Technology 功能描述:SRAM SYNC SGL 1.8V 72MBIT 8MX9 0.45NS 165FBGA - Trays
主站蜘蛛池模板: 上思县| 颍上县| 金平| 大名县| 嘉兴市| 武鸣县| 祁门县| 五台县| 昌黎县| 富源县| 景德镇市| 永吉县| 秭归县| 阿巴嘎旗| 雷州市| 巢湖市| 镇平县| 麟游县| 潞城市| 栖霞市| 绍兴县| 寻乌县| 保靖县| 营山县| 麻阳| 新晃| 特克斯县| 呼图壁县| 和田县| 陕西省| 平顶山市| 武威市| 太原市| 秦皇岛市| 肃宁县| 太白县| 武宁县| 乾安县| 贺兰县| 永定县| 芮城县|