欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): GS8662S08E
廠商: GSI TECHNOLOGY
英文描述: 72Mb Burst of 2 DDR SigmaSIO-II SRAM
中文描述: 72Mb的DDR 2突發(fā)SigmaSIO - II SRAM的
文件頁(yè)數(shù): 12/37頁(yè)
文件大小: 960K
代理商: GS8662S08E
Preliminary
GS8662S08/09/18/36E-333/300/250/200/167
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.01 9/2005
12/37
2005, GSI Technology
FLXDrive-II Output Driver Impedance Control
HSTL I/O SigmaSIO-II SRAMs are supplied with programmable impedance output drivers. The ZQ pin must be connected to V
SS
via an external resistor, RQ, to allow the SRAM to monitor and adjust its output driver impedance. The value of RQ must be 5X the
value of the intended line impedance driven by the SRAM. The allowable range of RQ to guarantee impedance matching with a
vendor-specified tolerance is between 150
and 300
. Periodic readjustment of the output driver impedance is necessary as the
impedance is affected by drifts in supply voltage and temperature. The SRAM’s output impedance circuitry compensates for drifts
in supply voltage and temperature every 1024 cycles. A clock cycle counter periodically triggers an impedance evaluation, resets
and counts again. Each impedance evaluation may move the output driver impedance level one step at a time towards the optimum
level. The output driver is implemented with discrete binary weighted impedance steps. Impedance updates for “0s” occur
whenever the SRAM is driving “1s” for the same DQs (and vice-versa for “1s”) or the SRAM is in HI-Z.
Separate I/O Burst of 2 Sigma SIO-II SRAM Truth Table
A
LD
R/W
Current
Operation
D
D
Q
Q
K
(t
n
)
K
(t
n
)
K
(t
n
)
K
(t
n
)
K
(t
n+1
)
K
(t
n+1
)
K
(t
n+1
)
K
(t
n+1
)
X
1
X
Deselect
X
Hi-Z
V
0
1
Read
X
Q0
Q1
V
0
0
Write
D0
D1
Hi-Z
Notes:
1.
2.
3.
4.
5.
“1” = input “high”; “0” = input “l(fā)ow”; “V” = input “valid”; “X” = input “don’t care”
“—” indicates that the input requirement or output state is determined by the next operation.
Q0 and Q1 indicate the first and second pieces of output data transferred during Read operations.
D0 and D1 indicate the first and second pieces of input data transferred during Write operations.
Qs are tristated for one cycle in response to Deselect and Write commands, one cycle after the command is sampled, except when pre-
ceded by a Read command.
CQ is never tristated.
Users should not clock in metastable addresses.
6.
7.
相關(guān)PDF資料
PDF描述
GS8662S08E-167 72Mb Burst of 2 DDR SigmaSIO-II SRAM
GS8662S08E-167I 72Mb Burst of 2 DDR SigmaSIO-II SRAM
GS8662S08E-200 72Mb Burst of 2 DDR SigmaSIO-II SRAM
GS8662S08E-200I 72Mb Burst of 2 DDR SigmaSIO-II SRAM
GS8662S08E-250 72Mb Burst of 2 DDR SigmaSIO-II SRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
GS8662S08E-167 制造商:GSI 制造商全稱:GSI Technology 功能描述:72Mb Burst of 2 DDR SigmaSIO-II SRAM
GS8662S08E-167I 制造商:GSI 制造商全稱:GSI Technology 功能描述:72Mb Burst of 2 DDR SigmaSIO-II SRAM
GS8662S08E-200 制造商:GSI 制造商全稱:GSI Technology 功能描述:72Mb Burst of 2 DDR SigmaSIO-II SRAM
GS8662S08E-200I 制造商:GSI 制造商全稱:GSI Technology 功能描述:72Mb Burst of 2 DDR SigmaSIO-II SRAM
GS8662S08E-250 制造商:GSI 制造商全稱:GSI Technology 功能描述:72Mb Burst of 2 DDR SigmaSIO-II SRAM
主站蜘蛛池模板: 乌审旗| 衡阳市| 务川| 株洲市| 安多县| 博湖县| 武宣县| 新巴尔虎右旗| 海林市| 美姑县| 丹阳市| 瑞金市| 北川| 镇原县| 新余市| 乌鲁木齐市| 静乐县| 纳雍县| 界首市| 海城市| 阿克苏市| 武隆县| 巨鹿县| 孟州市| 伽师县| 高安市| 竹北市| 临海市| 德江县| 长武县| 麦盖提县| 临湘市| 怀安县| 博乐市| 镇雄县| 布尔津县| 尼勒克县| 洛隆县| 衡山县| 全椒县| 陇西县|