欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GS88136BGT-200
廠商: GSI TECHNOLOGY
元件分類: DRAM
英文描述: 512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
中文描述: 256K X 36 CACHE SRAM, 6.5 ns, PQFP100
封裝: ROHS COMPLIANT, TQFP-100
文件頁數: 28/39頁
文件大小: 791K
代理商: GS88136BGT-200
Select DR
Capture DR
0
Shift DR
Exit1 DR
Pause DR
Exit2 DR
Update DR
1
Select IR
Capture IR
0
Shift IR
Exit1 IR
Pause IR
Exit2 IR
Update IR
1
Test Logic Reset
Run Test Idle
0
1
0
1
1
0
1
1
1
0
0
1
1
0
0
0
0
1
1
0
0
0
0
0
1
1
1
1
GS88118B(T/D)/GS88132B(T/D)/GS88136B(T/D)
Rev: 1.05 11/2005
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
28/39
2002, GSI Technology
JTAG Tap Controller State Diagram
Instruction Descriptions
BYPASS
When the BYPASS instruction is loaded in the Instruction Register the Bypass Register is placed between TDI and TDO. This
occurs when the TAP controller is moved to the Shift-DR state. This allows the board level scan path to be shortened to facili-
tate testing of other devices in the scan path.
SAMPLE/PRELOAD
SAMPLE/PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE / PRELOAD instruction is
loaded in the Instruction Register, moving the TAP controller into the Capture-DR state loads the data in the RAMs input and
I/O buffers into the Boundary Scan Register. Boundary Scan Register locations are not associated with an input or I/O pin, and
are loaded with the default state identified in the Boundary Scan Chain table at the end of this section of the datasheet. Because
the RAM clock is independent from the TAP Clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents
while the input buffers are in transition (i.e. in a metastable state). Although allowing the TAP to sample metastable inputs will
not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the
TAPs input data capture set-up plus hold time (tTS plus tTH). The RAMs clock inputs need not be paused for any other TAP
operation except capturing the I/O ring contents into the Boundary Scan Register. Moving the controller to Shift-DR state then
places the boundary scan register between the TDI and TDO pins.
EXTEST
EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register is loaded with
all logic 0s. The EXTEST command does not block or override the RAM’s input pins; therefore, the RAM’s internal state is
still determined by its input pins.
相關PDF資料
PDF描述
GS88136BGT-200I 512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
GS88136BGT-250 512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
GS88136BGT-250I 512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
GS88136BGT-300 512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
GS88136BGT-300I 512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
相關代理商/技術參數
參數描述
GS88136BGT-200I 制造商:GSI 制造商全稱:GSI Technology 功能描述:512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
GS88136BGT-200IV 制造商:GSI 制造商全稱:GSI Technology 功能描述:512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
GS88136BGT-200V 制造商:GSI 制造商全稱:GSI Technology 功能描述:512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
GS88136BGT-250 制造商:GSI 制造商全稱:GSI Technology 功能描述:512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
GS88136BGT-250I 制造商:GSI 制造商全稱:GSI Technology 功能描述:512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
主站蜘蛛池模板: 梁河县| 西和县| 老河口市| 威海市| 嵊泗县| 石棉县| 许昌市| 九江市| 乌兰浩特市| 常宁市| 垦利县| 若羌县| 宜州市| 枣强县| 邵阳县| 曲水县| 克什克腾旗| 新晃| 晋中市| 巢湖市| 德兴市| 城口县| 吴旗县| 民勤县| 乌兰县| 桃园县| 托克逊县| 辽阳县| 垣曲县| 叶城县| 武威市| 荣成市| 临猗县| 雅江县| 信丰县| 青龙| 密山市| 贞丰县| 昆山市| 达州市| 承德县|