欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GS88136BT-333I
廠商: GSI TECHNOLOGY
元件分類: DRAM
英文描述: 512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
中文描述: 256K X 36 CACHE SRAM, 4.5 ns, PQFP100
封裝: TQFP-100
文件頁數: 28/39頁
文件大小: 791K
代理商: GS88136BT-333I
Select DR
Capture DR
0
Shift DR
Exit1 DR
Pause DR
Exit2 DR
Update DR
1
Select IR
Capture IR
0
Shift IR
Exit1 IR
Pause IR
Exit2 IR
Update IR
1
Test Logic Reset
Run Test Idle
0
1
0
1
1
0
1
1
1
0
0
1
1
0
0
0
0
1
1
0
0
0
0
0
1
1
1
1
GS88118B(T/D)/GS88132B(T/D)/GS88136B(T/D)
Rev: 1.05 11/2005
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
28/39
2002, GSI Technology
JTAG Tap Controller State Diagram
Instruction Descriptions
BYPASS
When the BYPASS instruction is loaded in the Instruction Register the Bypass Register is placed between TDI and TDO. This
occurs when the TAP controller is moved to the Shift-DR state. This allows the board level scan path to be shortened to facili-
tate testing of other devices in the scan path.
SAMPLE/PRELOAD
SAMPLE/PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE / PRELOAD instruction is
loaded in the Instruction Register, moving the TAP controller into the Capture-DR state loads the data in the RAMs input and
I/O buffers into the Boundary Scan Register. Boundary Scan Register locations are not associated with an input or I/O pin, and
are loaded with the default state identified in the Boundary Scan Chain table at the end of this section of the datasheet. Because
the RAM clock is independent from the TAP Clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents
while the input buffers are in transition (i.e. in a metastable state). Although allowing the TAP to sample metastable inputs will
not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the
TAPs input data capture set-up plus hold time (tTS plus tTH). The RAMs clock inputs need not be paused for any other TAP
operation except capturing the I/O ring contents into the Boundary Scan Register. Moving the controller to Shift-DR state then
places the boundary scan register between the TDI and TDO pins.
EXTEST
EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register is loaded with
all logic 0s. The EXTEST command does not block or override the RAM’s input pins; therefore, the RAM’s internal state is
still determined by its input pins.
相關PDF資料
PDF描述
GS88136BT-150V 512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
GS88132BT-150IV 512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
GS88132BT-150V 512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
GS88132BT-200IV 512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
GS88132BT-200V 512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
相關代理商/技術參數
參數描述
GS88136CD-200 制造商:GSI Technology 功能描述:SRAM SYNC SGL 2.5V/3.3V 9MBIT 256KX36 6.5NS/3NS 165FPBGA - Trays
GS88136CD-200I 制造商:GSI Technology 功能描述:SRAM SYNC SGL 2.5V/3.3V 9MBIT 256KX36 6.5NS/3NS 165FPBGA - Trays
GS88136CD-250 制造商:GSI Technology 功能描述:SRAM SYNC SGL 2.5V/3.3V 9MBIT 256KX36 5.5NS/2.5NS 165FPBGA - Trays
GS88136CD-300 制造商:GSI Technology 功能描述:SRAM SYNC SGL 2.5V/3.3V 9MBIT 256KX36 5NS/2.5NS 165FPBGA - Trays
GS88136CD-333 制造商:GSI Technology 功能描述:SRAM SYNC SGL 2.5V/3.3V 9MBIT 256KX36 4.5NS/2.5NS 165FPBGA - Trays
主站蜘蛛池模板: 南郑县| 北辰区| 哈尔滨市| 威信县| 清河县| 通许县| 永泰县| 武邑县| 尼勒克县| 长阳| 乌鲁木齐县| 镇赉县| 盈江县| 湖州市| 泸西县| 杭州市| 高陵县| 清水河县| 和平区| 麻城市| 铜川市| 崇文区| 会理县| 格尔木市| 望奎县| 临安市| 明水县| 铁岭市| 富裕县| 七台河市| 东宁县| 准格尔旗| 光泽县| 射阳县| 通辽市| 临泽县| 天等县| 枣庄市| 满城县| 西林县| 梨树县|