欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: HD74CDCF2509B
廠商: Hitachi,Ltd.
英文描述: 3.3-V Phase-lock Loop Clock Driver(3.3V鎖相環時鐘驅動器)
中文描述: 的3.3V鎖相環時鐘驅動器(3.3鎖相環時鐘驅動器)
文件頁數: 1/11頁
文件大小: 42K
代理商: HD74CDCF2509B
HD74CDCF2509B
140 MHz, 0 to 85
°
C Operation
3.3-V Phase-lock Loop Clock Driver
ADE-205-224G (Z)
8th. Edition
June 2000
Description
The HD74CDCF2509B is a high-performance, low-skew, low-jitter, phase-lock loop clock driver. It uses a
phase-lock loop (PLL) to precisely align, in both frequency and phase, the feedback (FBOUT) output to the
clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The
HD74CDCF2509B operates at 3.3 V V
CC
and is designed to drive up to five clock loads per output.
One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of the input
clock. Output signal duty cycles are adjusted to 50 percent independent of the duty cycle at the input clock.
Each bank of outputs can be enabled or disabled separately via the control (1G and 2G) inputs. When the
G inputs are high, the outputs switch in phase and frequency with CLK; when the G inputs are low, the
outputs are disabled to the logic-low state.
Unlike many products containing PLLs, the HD74CDCF2509B does not require external RC networks.
The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.
Because it is based on PLL circuitry, HD74CDCF2509B requires a stabilization time to achieve phase lock
of the feedback signal to the reference signal. This stabilization time is required, following power up and
application of a fixed-frequency, fixed-phase signal at CLK, as well as following any changes to the PLL
reference or feedback signals. The PLL can be bypassed for test purposes by strapping AV
CC
to ground.
Features
Supports PC133 and meets “PC SDRAM registered DIMM specification, Rev. 1.1”
Phase-lock loop clock distribution for synchronous DRAM applications
External feedback (FBIN) pin is used to synchronize the outputs to the clock input
No external RC network required
Support spread spectrum clock (SSC) synthesizers
Supports frequencies up to 140 MHz
0 to 85
°
C operating range
相關PDF資料
PDF描述
HD74CDCF2510B 3.3-V Phase-lock Loop Clock Driver(3.3V鎖相環時鐘驅動器)
HD74CDCV857 2.5-V Phase-lock Loop Clock Driver
HD74HC00 Quad 2-input NAND Gates(四2輸入與非門)
HD74HC01 Quadruple D-type Flip-Flops With Clear 16-CFP -55 to 125
HD74HC02 Quad. 2-input NOR Gates
相關代理商/技術參數
參數描述
HD74CDCF2509BTEL 制造商:Renesas Electronics Corporation 功能描述:FACT - Tape and Reel
HD74CDCF2510BTEL 制造商:Renesas Electronics Corporation 功能描述:FACT - Tape and Reel
HD74CDCF2510BTEL-E 制造商:Renesas Electronics Corporation 功能描述:PLL CLOCK DRIVERS - Tape and Reel
HD74CDCV857RTE 制造商:Renesas Electronics Corporation 功能描述:FACT - Tape and Reel
HD74CDCV857RTE-E 制造商:Renesas Electronics Corporation 功能描述:CLOCK GENERATOR - Tape and Reel
主站蜘蛛池模板: 白朗县| 汝南县| 乌拉特中旗| 仁布县| 江永县| 文登市| 陆丰市| 稻城县| 大竹县| 鹤山市| 大安市| 闻喜县| 平湖市| 湖口县| 洞口县| 于田县| 南川市| 三亚市| 瑞丽市| 雷州市| 老河口市| 阳城县| 永昌县| 望江县| 古蔺县| 邹平县| 九龙坡区| 临湘市| 凌海市| 葫芦岛市| 枝江市| 甘南县| 双辽市| 东明县| 金昌市| 鄱阳县| 德安县| 武功县| 慈利县| 义马市| 大关县|