欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: HY5V28CLF-H
英文描述: x8 SDRAM
中文描述: x8 SDRAM內(nèi)存
文件頁數(shù): 1/14頁
文件大小: 72K
代理商: HY5V28CLF-H
HY5V26C(L/S)F
4 Banks x 2M x 16bits Synchronous DRAM
This document is a general product description and is subject to change without notice. Hynix does not assume any responsibility for use of circuits de-
scribed. No patent licenses are implied.
Rev. 0.9/Oct. 01
DESCRIPTION
The Hynix HY5V26C(L/S)F is a 134,217,728bit CMOS Synchronous DRAM, ideally suited for the consumer memory applications
which require low power consumption and small form factor. HY5V26C(L/S)F is organized as 4banks of 2,097,152x16
HY5V26C(L/S)F is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchro-
nized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output
voltage levels are compatible with LVTTL.
Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated
by a single control command (Burst length of 1,2,4,8, or full page), and the burst count sequence(sequential or interleave). A burst of
read or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst
read or write command on any cycle. (This pipelined design is not restricted by a `2N` rule.)
FEATURES
Single 3.3
±
0.3V power supply
All device balls are compatible with LVTTL interface
54Ball FBGA (10.5mm x 8.3mm)
All inputs and outputs referenced to positive edge of
system clock
Data mask function by UDQM or LDQM
Internal four banks operation
Auto refresh and self refresh
4096 refresh cycles / 64ms
Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or Full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
Programmable CAS Latency ; 2, 3 Clocks
ORDERING INFORMATION
Part No.
Clock Frequency
Power
Organization
Interface
Package
HY5V26CF-6
166MHz
Normal
4Banks x 2Mbits
x16
LVTTL
54ball FBGA
HY5V26CF-K
133MHz
HY5V26CF-H
133MHz
HY5V26CF-8
125MHz
HY5V26CF-P
100MHz
HY5V26CF-S
100MHz
HY5V26C(L/S)F-6
166MHz
Low power
HY5V26C(L/S)F-K
133MHz
HY5V26C(L/S)F-H
133MHz
HY5V26C(L/S)F-8
125MHz
HY5V26C(L/S)F-P
100MHz
HY5V26C(L/S)F-S
100MHz
相關(guān)PDF資料
PDF描述
HY5V28CLF-K x8 SDRAM
HY5V28CLF-P x8 SDRAM
HY5V28CLF-S x8 SDRAM
HY5V52CF 8Mx32|3.3V|8K|H/8/P/S|SDR SDRAM - 256M
HY5V56BF 16Mx16|3.3V|8K|H|SDR SDRAM - 256M
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
HY5V28CLF-K 制造商:未知廠家 制造商全稱:未知廠家 功能描述:x8 SDRAM
HY5V28CLF-P 制造商:未知廠家 制造商全稱:未知廠家 功能描述:x8 SDRAM
HY5V28CLF-S 制造商:未知廠家 制造商全稱:未知廠家 功能描述:x8 SDRAM
HY5V52CF 制造商:未知廠家 制造商全稱:未知廠家 功能描述:8Mx32|3.3V|8K|H/8/P/S|SDR SDRAM - 256M
HY5V52CFP6 制造商:HYNIX 功能描述:Pb Free
主站蜘蛛池模板: 陆川县| 孝昌县| 合肥市| 乌拉特前旗| 新邵县| 永兴县| 梁山县| 安新县| 扎兰屯市| 和田市| 垦利县| 萨嘎县| 万宁市| 沧州市| 老河口市| 府谷县| 辽中县| 长乐市| 湘潭市| 汝城县| 秦皇岛市| 肇州县| 军事| 中西区| 阿巴嘎旗| 杭州市| 山阴县| 临泽县| 西吉县| 墨竹工卡县| 工布江达县| 大邑县| 巴南区| 民县| 达拉特旗| 白银市| 海林市| 宜州市| 荣成市| 小金县| 白山市|