欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ICS541M
英文描述: PRELIMINARY INFORMATION PLL Clock Divider
中文描述: 初步資料PLL時鐘分頻器
文件頁數: 1/4頁
文件大小: 59K
代理商: ICS541M
ICS541
PLL Clock Divider
MDS 541 B
Integrated Circuit Systems, Inc. 525 Race Street San JoseCA 95126 (408)295-9800tel www.icst.com
1
Revision 082500 Printed 11/14/00
PRELIMINARY INFORMATION
Packaged in 8 pin SOIC
Low cost clock divider
Low skew (500ps) outputs. One is ÷ 2 of other.
Easy to use with other generators and buffers
Input clock frequency up to 135 MHz at 3.3 V
Input clock frequency up to 156 MHz at 5.0 V
Tolerant of poor input clock duty cycle, jitter.
Output clock duty cycle of 45/55
Power Down turns off chip
Output Enable
Full CMOS clock swings with 25mA drive
capability at TTL levels
Advanced, low power CMOS process
Operating voltages of 3.0 to 5.5 V
The ICS541 is a cost effective way to produce a
high quality clock output divided from a clock
input. The chip accepts a clock input up to
135 MHz at 3.3 V, and by using proprietary Phase
Locked Loop (PLL) techniques, produces a divide
by 1, 2, 4, or 8 of the input clock. There are two
outputs on the chip, one being a low-skew divide
by two of the other. So, for instance, if an 80 MHz
input clock is used, the ICS541 can produce low
skew 80 MHz and 40 MHz clocks, or 40 MHz
and 20 MHz clocks, or 20 MHz and 10MHz
clocks. The chip has an all-chip power down mode
that stops the outputs low, and an OE pin that tri-
states the outputs.
The ICS541 is a member of the ICS
ClockBlocks family of clock building blocks.
See the ICS542 and ICS543 for other clock
dividers, and the ICS300, 501, 502, and 503 for
clock multipliers.
Block Diagram
Description
Features
PLL,
Divider and
Selection
Circuitry
VDD GND
CLK
Output
Buffer
Output
Buffer
S1, S0
2
÷2
Input Clock
OE (both outputs)
CLK/2
相關PDF資料
PDF描述
ICS542MT Clock Divider
ICS542M Clock Divider
ICS542 Clock Divider
ICS543 PRELIMINARY INFORMATION Clock Divider and 2X Multiplier
ICS543M PRELIMINARY INFORMATION Clock Divider and 2X Multiplier
相關代理商/技術參數
參數描述
ICS541MT 制造商:ICS 制造商全稱:ICS 功能描述:PRELIMINARY INFORMATION PLL Clock Divider
ICS542 制造商:ICS 制造商全稱:ICS 功能描述:Clock Divider
ICS542-DPK 制造商:Integrated Device Technology Inc 功能描述:IC DIVIDER USER CONFIG 8-SOIC
ICS542M 功能描述:IC CLOCK BUFF DIVIDER 1:2 8-SOIC RoHS:否 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘緩沖器,驅動器 系列:- 標準包裝:1 系列:HiPerClockS™ 類型:扇出緩沖器(分配),多路復用器 電路數:1 比率 - 輸入:輸出:2:18 差分 - 輸入:輸出:是/無 輸入:CML,LVCMOS,LVPECL,LVTTL,SSTL 輸出:LVCMOS,LVTTL 頻率 - 最大:250MHz 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:32-LQFP 供應商設備封裝:32-TQFP(7x7) 包裝:- 其它名稱:800-1923-6
ICS542MI 功能描述:IC CLOCK BUFF DIVIDER 1:2 8-SOIC RoHS:否 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘緩沖器,驅動器 系列:- 標準包裝:1 系列:HiPerClockS™ 類型:扇出緩沖器(分配),多路復用器 電路數:1 比率 - 輸入:輸出:2:18 差分 - 輸入:輸出:是/無 輸入:CML,LVCMOS,LVPECL,LVTTL,SSTL 輸出:LVCMOS,LVTTL 頻率 - 最大:250MHz 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:32-LQFP 供應商設備封裝:32-TQFP(7x7) 包裝:- 其它名稱:800-1923-6
主站蜘蛛池模板: 六盘水市| 综艺| 怀宁县| 平泉县| 周口市| 闽清县| 黄冈市| 阳山县| 伊春市| 乐东| 方城县| 龙江县| 禄丰县| 台前县| 邳州市| 新龙县| 罗田县| 庄浪县| 新干县| 眉山市| 洱源县| 临泽县| 徐水县| 调兵山市| 肥西县| 仁化县| 申扎县| 玉龙| 甘孜| 房山区| 方正县| 大石桥市| 尚志市| 乐东| 卫辉市| 辽阳市| 晋州市| 遂平县| 湟中县| 绩溪县| 武胜县|