欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ICS91305AMLFT
廠商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類: 時鐘及定時
英文描述: 91305 SERIES, PLL BASED CLOCK DRIVER, 5 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO8
封裝: 0.150 INCH, LEAD FREE, MS-012, SOIC-8
文件頁數: 1/11頁
文件大小: 143K
代理商: ICS91305AMLFT
Integrated
Circuit
Systems, Inc.
General Description
Features
ICS91305
0092G—08/06/07
Block Diagram
High Performance Communication Buffer
Pin Configuration
Zero input - output delay
Frequency range 10 - 133 MHz (3.3V)
5V tolerant input REF
High loop filter bandwidth ideal for Spread
Spectrum applications.
Less than 200 ps Jitter between outputs
Skew controlled outputs
Skew less than 250 ps between outputs
Available in 8 pin 150 mil SOIC & 173 mil
TSSOP packages
3.3V ±10% operation
The ICS91305 is a high performance, low skew, low jitter
clock driver. It uses a phase lock loop (PLL) technology
to align, in both phase and frequency, the REF input with
the CLKOUT signal. It is designed to distribute high speed
clocks in communication systems operating at speeds
from 10 to 133 MHz.
ICS91305 is a zero delay buffer that provides
synchronization between the input and output. The
synchronization is established via CLKOUT feed back to
the input of the PLL. Since the skew between the input and
output is less than +/- 350 pS, the part acts as a zero delay
buffer.
The ICS91305 comes in an eight pin 150 mil SOIC
package. It has five output clocks. In the absence of REF
input, will be in the power down mode. In this mode, the
PLL is turned off and the output buffers are pulled low.
Power down mode provides the lowest power consumption
for a standby condition.
8 pin SOIC & TSSOP
REF
CLK2
CLK1
GND
CLKOUT
CLK4
VDD
CLK3
ICS91305
1
2
3
4
8
7
6
5
相關PDF資料
PDF描述
ICS97U870AHIT 97U SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PBGA52
ICS97U877AKI 97U SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQCC40
ICS93732AFLF-T 93732 SERIES, PLL BASED CLOCK DRIVER, 6 TRUE OUTPUT(S), 6 INVERTED OUTPUT(S), PDSO28
ICS93716AG 93716 SERIES, PLL BASED CLOCK DRIVER, 6 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO28
ICS95V857AL-130T-LF 95V SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO48
相關代理商/技術參數
參數描述
ICS91305AMT 功能描述:IC CLOCK DRIVER LO JITTER 8-SOIC RoHS:否 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發生器,PLL,頻率合成器 系列:- 標準包裝:2,000 系列:- 類型:PLL 時鐘發生器 PLL:帶旁路 輸入:LVCMOS,LVPECL 輸出:LVCMOS 電路數:1 比率 - 輸入:輸出:2:11 差分 - 輸入:輸出:是/無 頻率 - 最大:240MHz 除法器/乘法器:是/無 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:32-LQFP 供應商設備封裝:32-TQFP(7x7) 包裝:帶卷 (TR)
ICS91305I 制造商:ICSI 制造商全稱:Integrated Circuit Solution Inc 功能描述:High Performance Communication Buffer
ICS91305YGILF-T 制造商:ICSI 制造商全稱:Integrated Circuit Solution Inc 功能描述:High Performance Communication Buffer
ICS91305YGLFT 制造商:ICS 制造商全稱:ICS 功能描述:High Performance Communication Buffer
ICS91305YMILF-T 制造商:ICSI 制造商全稱:Integrated Circuit Solution Inc 功能描述:High Performance Communication Buffer
主站蜘蛛池模板: 瓮安县| 广饶县| 本溪市| 始兴县| 原平市| 赣榆县| 余姚市| 五原县| 依兰县| 台中市| 札达县| 台湾省| 吉水县| 阿拉尔市| 安康市| 肥东县| 墨江| 洛阳市| 天长市| 永兴县| 广宗县| 泗水县| 边坝县| 肇源县| 崇仁县| 炉霍县| 墨玉县| 收藏| 尚志市| 烟台市| 浮梁县| 新乡市| 沈丘县| 光泽县| 泰宁县| 朔州市| 山丹县| 崇义县| 兰坪| 嘉善县| 巴马|