欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: IS42S32400A-6TL
廠商: INTEGRATED SILICON SOLUTION INC
元件分類: DRAM
英文描述: 16Meg x 8, 8Meg x16 & 4Meg x 32 128-MBIT SYNCHRONOUS DRAM
中文描述: 4M X 32 SYNCHRONOUS DRAM, 5.4 ns, PDSO86
封裝: LEAD FREE, PLASTIC, TSOP2-86
文件頁數(shù): 1/66頁
文件大小: 556K
代理商: IS42S32400A-6TL
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
ADVANCED INFORMATION, Rev. 00A
08/01/02
1
Copyright 2002 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any
time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are
advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products.
IS42S81600A, IS42LS81600A
IS42S16800A, IS42LS16800A
IS42S32400A, IS42LS32400A
ISSI
FEATURES
Clock frequency: 133 100, MHz
Fully synchronous; all signals referenced to a
positive clock edge
Internal bank for hiding row access/precharge
Power supply
V
DD
IS42LS81600A
2.5V
IS42LS16800A
2.5V
IS42LS32400A
2.5V
IS42S81600A
3.3V
IS42S16800A
3.3V
IS42S32400A
3.3V
LVTTL interface
Programmable burst length
– (1, 2, 4, 8, full page)
Programmable burst sequence:
Sequential/Interleave
Extended Mode Register
Programmable Power Reduction Feature by
partial array activation during Self-Refresh
Auto Refresh (CBR)
Temp. Compensated Self Refresh.
Self Refresh with programmable refresh periods
4096 refresh cycles every 64 ms
Random column address every clock cycle
Programmable
CAS
latency (2, 3 clocks)
Burst read/write and burst read/single write
operations capability
Burst termination by burst stop and precharge
command
Industrial Temperature Availability
V
DDQ
1.8V (2.5V tolerant)
1.8V (2.5V tolerant)
1.8V (2.5V tolerant)
3.3V
3.3V
3.3V
OVERVIEW
ISSI
's 128Mb Synchronous DRAM achieves high-speed
data transfer using pipeline architecture. All inputs and
outputs signals refer to the rising edge of the clock
input.The 128Mb SDARM is organized as follows.
16Meg x 8, 8Meg x16 & 4Meg x 32
128-MBIT SYNCHRONOUS DRAM
ADVANCED INFORMATION
AUGUST 2002
KEY TIMING PARAMETERS
Parameter
-7
-10
Unit
Clk Cycle Time
CAS
Latency = 3
CAS
Latency = 2
7
10
10
10
ns
ns
Clk Frequency
CAS
Latency = 3
CAS
Latency = 2
133
100
100
100
Mhz
Mhz
Access Time from Clock
CAS
Latency = 3
CAS
Latency = 2
5.4
6
7
9
ns
ns
Row to Column Delay Time (t
RCD
)
15
18
ns
Row Precharge Tim (t
RP
)
15
18
ns
IS42LS81600A
IS42S81600A
4M x8x4 Banks
IS42LS16800A
IS42S16800A
2M x16x4 Banks
IS42LS32400A
IS42S32400A
2M x16x4 Banks
54pin TSOPII
54ball FBGA
90ball FBGA
54 pin TSOPII
86pin TSOPII
相關(guān)PDF資料
PDF描述
IS42S32400A-7T 16Meg x 8, 8Meg x16 & 4Meg x 32 128-MBIT SYNCHRONOUS DRAM
IS42S32400A-7TI 16Meg x 8, 8Meg x16 & 4Meg x 32 128-MBIT SYNCHRONOUS DRAM
IS42S32400A-7TL 16Meg x 8, 8Meg x16 & 4Meg x 32 128-MBIT SYNCHRONOUS DRAM
IS61C256AH-8J x8 SRAM
IS61C256AH-8N x8 SRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
IS42S32400A-6T-TR 制造商:Integrated Silicon Solution Inc 功能描述:DRAM Chip SDRAM 128M-Bit 4Mx32 3.3V 86-Pin TSOP-II T/R
IS42S32400A-7B 制造商:ICSI 制造商全稱:Integrated Circuit Solution Inc 功能描述:16Meg x 8, 8Meg x16 & 4Meg x 32 128-MBIT SYNCHRONOUS DRAM
IS42S32400A-7BI 制造商:ICSI 制造商全稱:Integrated Circuit Solution Inc 功能描述:16Meg x 8, 8Meg x16 & 4Meg x 32 128-MBIT SYNCHRONOUS DRAM
IS42S32400A-7BL 制造商:Integrated Silicon Solution Inc 功能描述:
IS42S32400A-7T 制造商:ICSI 制造商全稱:Integrated Circuit Solution Inc 功能描述:16Meg x 8, 8Meg x16 & 4Meg x 32 128-MBIT SYNCHRONOUS DRAM
主站蜘蛛池模板: 桂林市| 屏东县| 涞水县| 于田县| 仙居县| 桦川县| 当雄县| 宣城市| 黄冈市| 旺苍县| 交口县| 松阳县| 宝应县| 三门峡市| 宁明县| 潜江市| 富裕县| 玛多县| 英超| 岑溪市| 四子王旗| 时尚| 烟台市| 阿克陶县| 纳雍县| 临泉县| 昌宁县| 蒙城县| 枣阳市| 陕西省| 大城县| 高邮市| 鸡泽县| 广灵县| 精河县| 加查县| 锦屏县| 临夏县| 武乡县| 彝良县| 桃源县|