欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: IS61SF25616-8.5TQ
廠商: INTEGRATED SILICON SOLUTION INC
元件分類: SRAM
英文描述: 256K X 16 CACHE SRAM, 8.5 ns, PQFP100
封裝: TQFP-100
文件頁數: 1/16頁
文件大小: 108K
代理商: IS61SF25616-8.5TQ
IS61SF25616
IS61SF25618
ISSI
Integrated Silicon Solution, Inc. — 1-800-379-4774
1
Rev. A
04/17/01
ISSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best possible product. We assume no responsibility for any
errors which may appear in this publication. Copyright 2001, Integrated Silicon Solution, Inc.
FEATURES
Fast access times: 8 ns, 8.5 ns, 10 ns, and 12 ns
Internal self-timed write cycle
Individual Byte Write Control and Global Write
Clock controlled, registered address, data inputs
and control signals
PentiumTM or linear burst sequence control
using MODE input
Three chip enables for simple depth expansion
and address pipelining
Common data inputs and data outputs
JEDEC 100-Pin TQFP and
119-pin PBGA package
Single +3.3V +10%, –5% power supply
Power-down snooze mode
256K x 16, 256K x 18 SYNCHRONOUS
FLOW-THROUGH STATIC RAM
APRIL 2001
FAST ACCESS TIME
Symbol
Parameter
8
8.5
10
12
Units
tKQ
Clock Access Time
8
8.5
10
12
ns
tKC
Cycle Time
10
11
15
ns
Frequency
100
90
66
MHz
DESCRIPTION
The
ISSI IS61SF25616 and IS61SF25618 is a high-speed,
low-power synchronous static RAM designed to provide
a burstable, high-performance memory for high speed
networking and communication applications. It is organized
as 262,144 words by 16 bits and 18 bits, fabricated with
ISSI's advanced CMOS technology. The device integrates
a 2-bit burst counter, high-speed SRAM core, and high-drive
capability outputs into a single monolithic circuit. All
synchronous inputs pass through registers controlled by
a positive-edge-triggered single clock input.
Write cycles are internally self-timed and are initiated by
the rising edge of the clock input. Write cycles can be from
one to four bytes wide as controlled by the write control
inputs.
Separate byte enables allow individual bytes to be written.
BW1 controls DQ1-8, BW2 controls DQ9-16, conditioned
by
BWE being LOW. A LOW on GW input would cause all
bytes to be written.
Bursts can be initiated with either
ADSP (Address Status
Processor) or
ADSC (Address Status Cache Controller)
input pins. Subsequent burst addresses can be generated
internally by the IS61SF25616 and controlled by the
ADV
(burst address advance) input pin.
The mode pin is used to select the burst sequence order,
Linear burst is achieved when this pin is tied LOW.
Interleave burst is achieved when this pin is tied HIGH or
left floating.
相關PDF資料
PDF描述
IS61VPD10018-200BI 1M X 18 CACHE SRAM, 3.1 ns, PBGA119
IS62VV51216LL-70MI 512K X 16 STANDARD SRAM, 70 ns, PBGA48
IS63LV1024-10K 128K X 8 STANDARD SRAM, 10 ns, PDSO32
IS63LV1024-8KL 128K X 8 STANDARD SRAM, 8 ns, PDSO32
IS63LV1024L-8TI 128K X 8 STANDARD SRAM, 8 ns, PDSO32
相關代理商/技術參數
參數描述
IS61SF25618-8.5TQI 制造商:Integrated Silicon Solution Inc 功能描述:SRAM Chip Sync Single 3.3V 4.5M-Bit 256K x 18 8.5ns 100-Pin TQFP
IS61SF25618-8.5TQI-TR 制造商:Integrated Silicon Solution Inc 功能描述:SRAM Chip Sync Single 3.3V 4.5M-Bit 256K x 18 8.5ns 100-Pin TQFP T/R
IS61SF51218T-10TQ 制造商:Integrated Silicon Solution Inc 功能描述:SRAM Chip Sync Single 3.3V 8M-Bit 512K x 16 10ns 100-Pin TQFP
IS61SP12836-133B 制造商:Integrated Silicon Solution Inc 功能描述:
IS61SP12836-133TQ-T 制造商:Integrated Silicon Solution Inc 功能描述:SRAM Chip Sync Quad 3.3V 4.5M-Bit 128K x 36 4ns 100-Pin TQFP T/R
主站蜘蛛池模板: 阜新| 方城县| 于都县| 汝城县| 山丹县| 依兰县| 铁力市| 津市市| 娄烦县| 鄂托克前旗| 广水市| 大足县| 铁力市| SHOW| 新民市| 长丰县| 三亚市| 临桂县| 依安县| 安远县| 安义县| 宁德市| 万源市| 英超| 西乡县| 江川县| 汕尾市| 富蕴县| 聂拉木县| 宁化县| 若羌县| 屯留县| 兰考县| 永仁县| 舟曲县| 翼城县| 汕尾市| 丁青县| 聂拉木县| 武陟县| 新兴县|