欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: MC88921
廠商: Motorola, Inc.
英文描述: LOW SKEW CMOS PLL CLOCK DRIVER With Power-Down/ Power-Up Feature
中文描述: 低偏移的CMOS PLL時鐘驅動器,掉電/啟動功能
文件頁數: 5/10頁
文件大?。?/td> 106K
代理商: MC88921
MC88921
TIMING SOLUTIONS
BR1333 — REV 5
5
MOTOROLA
AC CHARACTERISTICS
(TA = –40
°
C to 85
°
C; VCC = 5.0V
±
5%)
Symbol
Parameter
Minimum
Maximum
Unit
Condition
tRISE/FALL
1
All Outputs
Rise/Fall Time, All Outputs into 50
Load
0.3
1.6
ns
tRISE – 0.8V to 2.0V
tFALL – 2.0V to 0.8V
tRISE/FALL
1
2X_Q Output
Rise/Fall Time into a 20pF Load, With
Termination Specified in AppNote 3
0.5
1.6
ns
tRISE – 0.8V to 2.0V
tFALL – 2.0V to 0.8V
tpulse width(a)
1
(Q0, Q1, Q2, Q3)
Output Pulse Width
Q0, Q1, Q2, Q3 at VCC/2
0.5tcycle – 0.5
5
0.5tcycle + 0.5
5
ns
50
Load Terminated to
VCC/2 (See Application
Note 3)
tpulse width(b)
1
(2X_Q Output)
Output Pulse Width
2X_Q at VCC/2
0.5tcycle – 0.5
5
0.5tcycle + 0.5
5
ns
50
Load Terminated to
VCC/2 (See Application
Note 3)
tPD
1,4
SYNC – Q/2
SYNC Input to Q Output Delay
(Measured at SYNC and Q/2 Pins)
–0.75
–0.15
ns
With 1M
From RC1
to An VCC
(See Application Note 2)
+1.25
7
+3.25
7
ns
With 1M
From RC1
to An GND
(See Application Note 2)
tSKEWr
1,2
(Rising)
Output–to–Output Skew
Between Outputs Q0–Q3
(Rising Edge Only)
500
ps
Into a 50
Load
Terminated to VCC/2
(See Timing Diagram in
Figure 6)
tSKEWf
1,2
(Falling)
Output–to–Output Skew
Between Outputs Q0–Q3
(Falling Edge Only)
1.0
ns
Into a 50
Load
Terminated to VCC/2
(See Timing Diagram in
Figure 6)
tSKEWall
1,2
Output–to–Output Skew
2X_Q, Q0–Q3 Rising
1.0
ns
Into a 50
Load
Terminated to VCC/2
(See Timing Diagram in
Figure 6)
tLOCK
3
Phase–Lock Acquisition Time,
All Outputs to SYNC Input
1
10
ms
tPHL MR – Q
Propagation Delay,
MR to Any Output (High–Low)
1.5
13.5
ns
Into a 50
Load
Terminated to VCC/2
tREC, MR to
SYNC
6
Reset Recovery Time rising MR edge
to falling SYNC edge
9
ns
tREC, MR to
Normal Operation
Recovery Time for Outputs 2X_Q, Q0,
Q1 to Return to Normal PLL Operation
3 Clock Cycles
(Q Frequency)
ns
tW, MR LOW
6
1. These specifications are not tested, they are guaranteed by statistical characterization. See Application Note 1 for a discussion of this
methodology.
2. Under equally loaded conditions and at a fixed temperature and voltage.
3. With VCC fully powered–on: tCLOCK Max is with C1 = 0.1
μ
F; tLOCK Min is with C1 = 0.01
μ
F.
4. See Application Note 4 for the distribution in time of each output referenced to SYNC.
5. Refer to Application Note 3 to translate signals to a 1.5V threshold.
6. Specification is valid only when the PLL_EN pin is low.
7. This is a typical specification only, worst case guarantees are not provided.
Minimum Pulse Width, MR input Low
5
ns
相關PDF資料
PDF描述
MC88LV915 LOW SKEW CMOS PLL CLOCK DRIVER
MC88LV915T LOW SKEW CMOS PLL CLOCK DRIVER
MC88LV926 LOW SKEW CMOS PLL 68060 CLOCK DRIVER
MC88LV926DW LOW SKEW CMOS PLL 68060 CLOCK DRIVER
MC88PL117 CMOS PLL CLOCK DRIVER
相關代理商/技術參數
參數描述
MC88921DW 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:LOW SKEW CMOS PLL CLOCK DRIVER With Power-Down/ Power-Up Feature
MC889AL 制造商:Rochester Electronics LLC 功能描述:- Bulk
MC889AP 制造商:Motorola Inc 功能描述: 制造商:MOTOROLA 功能描述:
MC88A 制造商:未知廠家 制造商全稱:未知廠家 功能描述:8 TUNES 8 KEY WITH SCAN KEY
MC88B/IVY 制造商:TELEPHONE EQUIPMENT 功能描述:THREE COUPLER 8P8C
主站蜘蛛池模板: 巴彦淖尔市| 镇宁| 乐安县| 揭阳市| 垣曲县| 探索| 紫云| 边坝县| 宁都县| 彰化市| 普定县| 普兰店市| 鸡泽县| 儋州市| 句容市| 化州市| 左权县| 于都县| 江达县| 花莲市| 容城县| 新河县| 大田县| 枝江市| 岗巴县| 庆城县| 天祝| 丰镇市| 巴里| 庆安县| 鹰潭市| 密云县| 洛浦县| 玉树县| 汕尾市| 抚宁县| 广州市| 含山县| 洱源县| 蕲春县| 东乡族自治县|