欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): MCM63R918
廠商: Motorola, Inc.
英文描述: 8MBit Synchronous Late Write Fast Static RAM(8M位同步遲寫快速靜態(tài)RAM)
中文描述: 8MBit快速同步后寫入靜態(tài)存儲(chǔ)器(800萬(wàn)位同步遲寫快速靜態(tài)內(nèi)存)
文件頁(yè)數(shù): 1/21頁(yè)
文件大小: 253K
代理商: MCM63R918
MCM63R836
MCM63R918
1
MOTOROLA FAST SRAM
Motorola, Inc. 1999
8M Late Write HSTL
The MCM63R836/918 is an 8M–bit synchronous late write fast static RAM
designed to provide high performance in secondary cache and ATM switch,
Telecom, and other high speed memory applications. The MCM63R918
(organized as 512K words by 18 bits) and the MCM63R836 (organized as 256K
words by 36 bits) are fabricated in Motorola’s high performance silicon gate
CMOS technology.
The differential clock (CK) inputs control the timing of read/write operations of
the RAM. At the rising edge of CK; all addresses, write enables, and synchronous
selects are registered. An internal buffer and special logic enable the memory to
accept write data on the rising edge of CK, a cycle after address and control
signals. Read data is also driven on the rising edge of CK.
The RAM uses HSTL inputs and outputs. The adjustable input trip–point (Vref)
and output voltage (VDDQ) gives the system designer greater flexibility in
optimizing system performance.
The synchronous write and byte enables allow writing to individual bytes or the
entire word.
The impedance of the output buffers is programmable, allowing the outputs to
match the impedance of the circuit traces which reduces signal reflections.
Byte Write Control
2.5 V – 5% to 3.3 V + 10% Operation
HSTL — I/O (JEDEC Standard JESD8–6 Class I Compatible)
HSTL — User Selectable Input Trip–Point
HSTL — Compatible Programmable Impedance Output Drivers
Register to Register Synchronous Operation
Boundary Scan (JTAG) IEEE 1149.1 Compatible
Differential Clock Inputs
Optional x18 or x36 Organization
MCM63R836/918–3.0 = 3.0 ns
MCM63R836/918–3.3 = 3.3 ns
MCM63R836/918–3.7 = 3.7 ns
MCM63R836/918–4.0 = 4.0 ns
MCM63R836/918–4.4 = 4.4 ns
Sleep Mode Operation (ZZ pin)
119–Bump, 50 mil (1.27 mm) Pitch, 14 mm x 22 mm Flipped Chip Plastic
Ball Grid Array (PBGA) or Flipped Chip Ceramic Ball Grid Array (CBGA)
Packages
Order this document
by MCM63R836/D
SEMICONDUCTOR TECHNICAL DATA
MCM63R836
MCM63R918
FC PACKAGE
PBGA
CASE 999D–01
RS PACKAGE
CBGA
CASE 999B–01
5/3/99
相關(guān)PDF資料
PDF描述
MCM63R918A 8MBit Synchronous Late Write Fast Static RAM(8M位同步遲寫快速靜態(tài)RAM)
MCM63R836A 8MBit Synchronous Late Write Fast Static RAM(8M位同步遲寫快速靜態(tài)RAM)
MCM63Z736 128K x 36 Bit Synchronous Fast Static RAM(128K x 36位同步快速靜態(tài)RAM)
MCM63Z818 256Kx18 Bit Synchronous Fast Static RAM(256Kx18位同步快速靜態(tài)RAM)
MCM64AF32 256K Asynchronous Secondary Cache Module for Pentium
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MCM63R918FC3.0 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:MCM63R836
MCM63R918FC3.0R 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:MCM63R836
MCM63R918FC3.3 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:MCM63R836
MCM63R918FC3.3R 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:MCM63R836
MCM63R918FC3.7 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:MCM63R836
主站蜘蛛池模板: 白河县| 六盘水市| 九龙城区| 新宾| 且末县| 漠河县| 修水县| 青神县| 元阳县| 登封市| 泰宁县| 天祝| 防城港市| 洞头县| 渝中区| 凭祥市| 社会| 资兴市| 青海省| 湘潭县| 吉木萨尔县| 阿拉善右旗| 绥中县| 烟台市| 湾仔区| 刚察县| 福海县| 隆尧县| 滦平县| 锡林郭勒盟| 天长市| 开封市| 昔阳县| 神池县| 云南省| 泌阳县| 乌拉特中旗| 岱山县| 新营市| 石门县| 定州市|