欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: MPC2105C
廠商: Motorola, Inc.
英文描述: 512KB and 1MB BurstRAM Secondary Cache Modules for PowerPC PReP/CHRP Platforms
中文描述: 512KB和1MB的二級緩存模塊BurstRAM為PowerPC制備/ CH旺平臺
文件頁數: 1/18頁
文件大小: 229K
代理商: MPC2105C
MPC2105C
MPC2106C
1
Motorola, Inc. 1997
512KB and 1MB BurstRAM
Secondary Cache Modules for
PowerPC
PReP/CHRP Platforms
The MPC2105C and the MPC2106C are designed to provide burstable, high
performance L2 cache for the PowerPC 60x microprocessor family in conformance
with the PowerPC Reference Platform (PReP) and the PowerPC Common Hardware
Reference Platform (CHRP) specifications.
The MPC2105C and MPC2106C utilize synchronous BurstRAMs. The modules
are configured as 64K x 72, and 128K x 72 bits in a 178 (89 x 2) pin DIMM format.
The MPC2105C uses four of the 3 V 64K x 18; the MPC2106C uses eight of the 3
V 64K x 18. For tag bits, a 5 V cache tag RAM configured as 16K x 12 for tag field plus
16K x 2 for valid and dirty status bits is used.
Bursts can be initiated with the ADS signal. Subsequent burst addresses are
generated internal to the BurstRAM by the CNTEN signal.
Write cycles are internally self timed and are initiated by the rising edge of the clock
(CLKx) inputs. Eight write enables are provided for byte write control.
Presence detect pins are available for auto configuration of the cache control.
The module family pinout will support 5 V and 3.3 V components for a clear path
to lower voltage and power savings. Both power supplies must be connected.
All of these cache modules are plug and pin compatible with each other.
PowerPC–style Burst Counter on Chip
Flow–Through Data I/O
Plug and Pin Compatibility
Multiple Clock Pins for Reduced Loading
All Cache Data and Tag I/Os are LVTTL (3.3 V) Compatible
Three State Outputs
Byte Write Capability
Fast Module Clock Rates: Up to 66 MHz
Fast SRAM Access Times: 10 ns for Tag RAM Match
9 ns for Data RAM
Decoupling Capacitors for Each Fast Static RAM
High Quality Multi–Layer FR4 PWB With Separate Power and Ground Planes
178 Pin Card Edge Module
Burndy Connector, Part Number: ELF178KSC–3Z50
The PowerPC name is a trademark of IBM Corp., used under license therefrom.
Order this document
by MPC2105C/D
SEMICONDUCTOR TECHNICAL DATA
MPC2105C
MPC2106C
178–LEAD CARD EDGE
TOP VIEW
MPC2105C CASE 1132A–01
MPC2106C CASE 1132–01
89
25
24
1
48
47
10/14/97
相關PDF資料
PDF描述
MPC2106ASG66 512KB and 1MB BurstRAM Secondary Cache Modules for PowerPC PReP/CHRP Platforms
MPC2106SG66 256KB and 512KB BurstRAM Secondary Cache Modules for PowerPC PReP/CHRP Platforms
MPC2105A 512KB and 1MB BurstRAM Secondary Cache Modules for PowerPC PReP/CHRP Platforms
MPC2106CDG66 512KB and 1MB BurstRAM Secondary Cache Modules for PowerPC PReP/CHRP Platforms
MPC2106BSG66 512KB and 1MB BurstRAM Secondary Cache Modules for PowerPC PReP/CHRP Platforms
相關代理商/技術參數
參數描述
MPC2105CDG66 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:512KB and 1MB BurstRAM Secondary Cache Modules for PowerPC PReP/CHRP Platforms
MPC2105PDG66 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:256KB/512KB BurstRAM Secondary Cache Modules for PowerPC PReP/CHRP Platforms
MPC2105SG66 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:256KB and 512KB BurstRAM Secondary Cache Modules for PowerPC PReP/CHRP Platforms
MPC2106ASG66 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:512KB and 1MB BurstRAM Secondary Cache Modules for PowerPC PReP/CHRP Platforms
MPC2106BSG66 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:512KB and 1MB BurstRAM Secondary Cache Modules for PowerPC PReP/CHRP Platforms
主站蜘蛛池模板: 云梦县| 家居| 东源县| 剑河县| 马鞍山市| 临江市| 汕尾市| 万全县| 东至县| 禄劝| 城固县| 浠水县| 宝应县| 育儿| 包头市| 清镇市| 漳州市| 吉水县| 尼木县| 彰武县| 壤塘县| 辽源市| 九台市| 松阳县| 沅江市| 富宁县| 金平| 密云县| 保德县| 上饶市| 正镶白旗| 犍为县| 绵竹市| 灵台县| 高台县| 株洲市| 嵊泗县| 宁夏| 万宁市| 高密市| 八宿县|