欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: MPC92430FN
廠商: MOTOROLA INC
元件分類: 時鐘產生/分配
英文描述: 800 MHz, OTHER CLOCK GENERATOR, PQCC28
封裝: PLASTIC, LCC-28
文件頁數: 1/12頁
文件大小: 219K
代理商: MPC92430FN
MOTOROLA
SEMICONDUCTOR TECHNICAL DATA
Order Number: MPC92430/D
Rev 0, 09/2003
1
Motorola, Inc. 2003
800 MHz Low Voltage PECL
Clock Synthesizer
The MPC92430 is a 3.3V compatible, PLL based clock synthesizer
targeted for high performance clock generation in mid-range to
high-performance telecom, networking and computing applications. With
output frequencies from 50 MHz to 800 MHz and the support of differential
PECL output signals the device meets the needs of the most demanding
clock applications.
Features
50 MHz to 800 MHz synthesized clock output signal
Differential PECL output
LVCMOS compatible control inputs
On-chip crystal oscillator for reference frequency generation
Alternative LVCMOS compatible reference clock input
3.3V power supply
Fully integrated PLL
Minimal frequency overshoot
Serial 3-wire programming interface
Parallel programming interface for power-up
32 lead LQFP and 28 PLCC packaging
SiGe Technology
Ambient temperature range 0°Cto+70°C
Pin and function compatible to the MC12430 and MPC9230
Functional Description
The internal crystal oscillator uses the external quartz crystal as the basis of its frequency reference. The frequency of the
internal crystal oscillator is divided by 16 and then multiplied by the PLL. The VCO within the PLL operates over a range of 400 to
800 MHz. Its output is scaled by a divider that is configured by either the serial or parallel interfaces. The crystal oscillator
frequency fXTAL, the PLL feedback-divider M and the PLL post-divider N determine the output frequency.
The feedback path of the PLL is internal. The PLL adjusts the VCO output frequency to be 2M times the reference frequency
by adjusting the VCO control voltage. Note that for some values of M (either too high or too low) the PLL will not achieve phase
lock. The PLL will be stable if the VCO frequency is within the specified VCO frequency range (400 to 800 MHz). The M-value
must be programmed by the serial or parallel interface.
The PLL post-divider N is configured through either the serial or the parallel interfaces, and can provide one of four division
ratios (1, 2, 4, or 8). This divider extends performance of the part while providing a 50% duty cycle. The output driver is driven
differentially from the output divider, and is capable of driving a pair of transmission lines terminated 50 to VCC –2.0V. The
positive supply voltage for the internal PLL is separated from the power supply for the core logic and output drivers to minimize
noise induced jitter.
The configuration logic has two sections: serial and parallel. The parallel interface uses the values at the M[8:0] and N[1:0]
inputs to configure the internal counters. It is recommended on system reset to hold the P_LOAD input LOW until power becomes
valid. On the LOW–to–HIGH transition of P_LOAD, the parallel inputs are captured. The parallel interface has priority over the
serial interface. Internal pullup resistors are provided on the M[8:0] and N[1:0] inputs prevent the LVCMOS compatible control
inputs from floating.
The serial interface centers on a fourteen bit shift register. The shift register shifts once per rising edge of the S_CLOCK input.
The serial input S_DATA must meet setup and hold timing as specified in the AC Characteristics section of this document. The
configuration latches will capture the value of the shift register on the HIGH–to–LOW edge of the S_LOAD input. See the
programming section for more information. The TEST output reflects various internal node values, and is controlled by the T[2:0]
bits in the serial data stream. In order to minimize the PLL jitter, it is recommended to avoid active signal on the TEST output.
FA SUFFIX
32 LEAD LQFP PACKAGE
CASE 873A
MPC92430
800 MHZ LOW VOLTAGE
CLOCK SYNTHESIZER
FN SUFFIX
28 LEAD PLCC PACKAGE
CASE 776
相關PDF資料
PDF描述
MPC92433AER2 1428 MHz, OTHER CLOCK GENERATOR, PQFP48
MPC92433FA 1428 MHz, OTHER CLOCK GENERATOR, PQFP48
MPC92439FN 900 MHz, OTHER CLOCK GENERATOR, PQCC28
MPC92469FA 400 MHz, OTHER CLOCK GENERATOR, PQFP32
MPC92469AC 400 MHz, OTHER CLOCK GENERATOR, PQFP32
相關代理商/技術參數
參數描述
MPC92432 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:1360 MHz Dual Output LVPECL Clock Synthesizer
MPC92432AE 功能描述:時鐘合成器/抖動清除器 FSL 1360MHz Dual Out put LVPECL Clock Syn RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel
MPC92432AER2 功能描述:時鐘合成器/抖動清除器 FSL 1360MHz Dual Out put LVPECL Clock Syn RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel
MPC92432FA 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:1360 MHz Dual Output LVPECL Clock Synthesizer
MPC92433 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:1428 MHz Dual Output LVPECL Clock Synthesizer
主站蜘蛛池模板: 东阳市| 西和县| 舞阳县| 黑龙江省| 张家口市| 成都市| 修文县| 蒲江县| 响水县| 凤城市| 油尖旺区| 湄潭县| 乐陵市| 江西省| 棋牌| 沾化县| 酒泉市| 兴化市| 仁化县| 忻州市| 灵璧县| 三台县| 景洪市| 西丰县| 闸北区| 兴国县| 全椒县| 辉县市| 瑞金市| 安图县| 城市| 札达县| 巴南区| 揭阳市| 克什克腾旗| 三门峡市| 资溪县| 兴海县| 宜春市| 曲周县| 宣恩县|