欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: Q67100-3039
廠商: SIEMENS AG
英文描述: 256K x 16-Bit EDO-Dynamic RAM
中文描述: 256K x 16位江戶動態隨機存儲器
文件頁數: 1/53頁
文件大小: 418K
代理商: Q67100-3039
HYB 39S64400/800/160BT(L)
64-MBit Synchronous DRAM
Data Book
1
12.99
The HYB 39S64400/800/160BT are four bank Synchronous DRAM’s organized as
4 banks
×
4MBit
×
4, 4 banks
×
2 MBit
×
8 and 4 banks
×
1 Mbit
×
16 respectively. These synchron-
ous devices achieve high speed data transfer rates by employing a chip architecture that prefects
multiple bits and then synchronizes the output data to a system clock. The chip is fabricated using
the Infineon advanced 0.2
μ
m 64 MBit DRAM process technology.
The device is designed to comply with all JEDEC standards set for Synchronous DRAM products,
both electrically and mechanically. All of the control, address, data input and output circuits are
synchronized with the positive edge of an externally supplied clock.
Operating the four memory banks in an interleave fashion allows random access operation to occur
at higher rates than is possible with standard DRAMs. A sequential and gapless data rate is
possible depending on burst length, CAS latency and speed grade of the device.
Auto Refresh (CBR) and Self Refresh operation are supported. These devices operates with a
single 3.3 V
±
0.3 V power supply and are available in TSOPII packages.
High Performance:
Fully Synchronous to Positive Clock Edge
0 to 70
°
C operating temperature
Four Banks controlled by BA0 & BA1
Programmable CAS Latency: 2, 3
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length: 1, 2, 4, 8
Full page (optional) for sequential wrap
around
Multiple Burst Read with Single Write
Operation
Automatic and Controlled Precharge
Command
Data Mask for Read/Write Control (x4, x8)
Data Mask for Byte Control (x16)
Auto Refresh (CBR) and Self Refresh
Suspend Mode and Power Down Mode
4096 Refresh Cycles / 64 ms
Random Column Address every CLK
(1-N Rule)
Single 3.3 V
±
0.3 V Power Supply
LVTTL Interface
Plastic Packages:
P-TSOPII-54 400mil width (x4, x8, x16)
-7.5 version for PC133 3-3-3 application
-8 version for PC100 2-2-2 applications
-7.5
-8
Units
f
CKMAX
133
125
MHz
t
CK3
7.5
8
ns
t
AC3
5.4
6
ns
t
CK2
10
10
ns
t
AC2
6
6
ns
64-MBit Synchronous DRAM
相關PDF資料
PDF描述
Q67100-A6059 Primary Rate Access Clock Generator and Transceiver PRACT
Q67100-H3217 The CAT24FC02 is a 2-kb Serial CMOS EEPROM internally organized as 256 words of 8 bits each
Q67100-H3218 The CAT24FC02 is a 2-kb Serial CMOS EEPROM internally organized as 256 words of 8 bits each
Q67100-H3220 The CAT24FC02 is a 2-kb Serial CMOS EEPROM internally organized as 256 words of 8 bits each
Q67100-H3496 The CAT24FC02 is a 2-kb Serial CMOS EEPROM internally organized as 256 words of 8 bits each
相關代理商/技術參數
參數描述
Q67100-A6059 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:Primary Rate Access Clock Generator and Transceiver PRACT
Q67100-A8310 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:Dimmer IC for Halogen Lamps
Q67100-A8315 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:DIMMER IC FOR HALOGEN LAMPS
Q67100-H3022 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:Peripheral Board Controller(PBC)
Q67100-H3217 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:1/2 Kbit 128/256 x 8 bit Serial CMOS EEPROMs, I2C Synchronous 2-Wire Bus
主站蜘蛛池模板: 永修县| 黄平县| 中超| 临夏县| 定南县| 忻州市| 金山区| 汝州市| 宣化县| 马关县| 河池市| 清河县| 湖口县| 安庆市| 石河子市| 孝昌县| 铁力市| 资兴市| 松江区| 北流市| 循化| 洪洞县| 怀安县| 棋牌| 衡水市| 兴安盟| 星子县| 荔波县| 岢岚县| 静海县| 梅河口市| 华容县| 平南县| 宁安市| 霸州市| 邵阳县| 利津县| 文水县| 木里| 五莲县| 东辽县|