欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: Q67100-H6209
廠商: SIEMENS AG
英文描述: Multipoint Switching and Conferencing Unit - Attenuation MUSAC
中文描述: 多點交換和會議股-衰減MUSAC
文件頁數(shù): 11/53頁
文件大?。?/td> 418K
代理商: Q67100-H6209
HYB 39S64400/800/160BT(L)
64-MBit Synchronous DRAM
Data Book
11
12.99
Power On and Initialization
The default power on state of the mode register is supplier specific and may be undefined. The
following power on and initialization sequence guarantees the device is preconditioned to each
users specific needs. Like a conventional DRAM, the Synchronous DRAM must be powered up and
initialized in a predefined manner.During power on, all
V
DD
and
V
DDQ
pins must be built up
simultaneously to the specified voltage when the input signals are held in the “NOP” state. The
power on voltage must not exceed
V
DD
+ 0.3 V on any of the input pins or
V
DD
supplies. The CLK
signal must be started at the same time. After power on, an initial pause of 200
μ
s is required
followed by a precharge of both banks using the precharge command. To prevent data contention
on the DQ bus during power on, it is required that the DQM and CKE pins be held high during the
initial pause period. Once all banks have been precharged, the Mode Register Set Command must
be issued to initialize the Mode Register. A minimum of eight Auto Refresh cycles (CBR) are also
required.These may be done before or after programming the Mode Register. Failure to follow these
steps may lead to unpredictable start-up modes.
Programming the Mode Register
The Mode register designates the operation mode at the read or write cycle. This register is divided
into 4 fields. A Burst Length Field to set the length of the burst, an Addressing Selection bit to
program the column access sequence in a burst cycle (interleaved or sequential), a CAS Latency
Field to set the access time at clock cycle and a Operation mode field to differentiate between
normal operation (Burst read and burst Write) and a special Burst Read and Single Write mode. The
mode set operation must be done before any activate command after the initial power up. Any
content of the mode register can be altered by re-executing the mode set command. All banks must
be in precharged state and CKE must be high at least one clock before the mode set operation. After
the mode register is set, a Standby or NOP command is required. Low signals of RAS, CAS, and
WE at the positive edge of the clock activate the mode set operation. Address input data at this
timing defines parameters to be set as shown in the previous table.
Read and Write Operation
When RAS is low and both CAS and WE are high at the positive edge of the clock, a RAS cycle
starts. According to address data, a word line of the selected bank is activated and all of sense
amplifiers associated to the wordline are set. A CAS cycle is triggered by setting RAS high and CAS
low at a clock timing after a necessary delay,
t
RCD
, from the RAS timing. WE is used to define either
a read (WE = H) or a write (WE = L) at this stage.
SDRAM provides a wide variety of fast access modes. In a single CAS cycle, serial data read or
write operations are allowed at up to a 133 MHz data rate. The numbers of serial data bits are the
burst length programmed at the mode set operation, i.e., one of 1, 2, 4, 8 and full page, where full
page is an optional feature in this device. Column addresses are segmented by the burst length and
serial data accesses are done within this boundary. The first column address to be accessed is
supplied at the CAS timing and the subsequent addresses are generated automatically by the
programmed burst length and its sequence. For example, in a burst length of 8 with interleave
sequence, if the first address is ‘2’, then the rest of the burst sequence is 3, 0, 1, 6, 7, 4, and 5.
Full page burst operation is only possible using the sequential burst type and page length is a
function of the I/O organization and column addressing. Full page burst operation do not self
相關(guān)PDF資料
PDF描述
Q67100-H6238 Memory Time Switch Large MTSL
Q67100-H6278 ISDN Remote Power Controller
Q67100-H6298 Multipoint Switching and Conferencing Unit - Attenuation MUSAC-A
Q67100-H6422 Octal Transceiver for UPN Interfaces OCTAT-P
Q67100-H6423 PLL-Frequency Synthesizer PMB2306R/PMB2306T Version 2.2
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
Q67100-H6216 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:ICs for Communications
Q67100-H6222 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:ICs for Communications
Q67100-H6238 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:Memory Time Switch Large MTSL
Q67100-H6278 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:ISDN Remote Power Controller
Q67100-H6298 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:Multipoint Switching and Conferencing Unit - Attenuation MUSAC-A
主站蜘蛛池模板: 和平区| 饶河县| 渝北区| 邹平县| 青岛市| 沂源县| 东安县| 武山县| 措勤县| 垦利县| 陈巴尔虎旗| 阿拉善右旗| 理塘县| 仪陇县| 泸溪县| 海兴县| 中江县| 洪洞县| 西充县| 凤庆县| 康平县| 南陵县| 韶山市| 江达县| 永宁县| 乌鲁木齐县| 临沧市| 彭州市| 潞西市| 福安市| 江源县| 靖宇县| 隆德县| 梁平县| 古浪县| 扶沟县| 东辽县| 巴中市| 金山区| 天等县| 宜丰县|