欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: SN74ALVC7803DL
廠商: Texas Instruments, Inc.
英文描述: 512 】 18 CLOCKED FIRST-IN, FIRST-OUT MEMORY
中文描述: 512】18時鐘先入先出存儲器
文件頁數: 1/14頁
文件大小: 196K
代理商: SN74ALVC7803DL
SN74ALVC7803
512
×
18
CLOCKED FIRST-IN, FIRST-OUT MEMORY
SDAS274 – JANUARY 1995
Copyright
1995, Texas Instruments Incorporated
1
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
Operates at 3-V to 3.6-V V
CC
Free-Running Read and Write Clocks Can
Be Asynchronous or Coincident
Read and Write Operations Synchronized to
Independent System Clocks
Low-Power Advanced CMOS Technology
Half-Full Flag and Programmable
Almost-Full/Almost-Empty Flag
Bidirectional Configuration and Width
Expansion Without Additional Logic
Input-Ready Flag Synchronized to Write
Clock
Output-Ready Flag Synchronized to Read
Clock
Fast Access Times of 13 ns With a 50-pF
Load and All Data Outputs Switching
Simultaneously
Data Rates From 0 to 50 MHz
Pin Compatible With SN74ACT7803
Packaged in Shrink Small-Outline 300-mil
Package (DL) Using 25-mil Center-to-Center
Lead Spacing
description
The SN74ALVC7803 FIFO is suited for buffering
asynchronous data paths at 50-MHz clock rates
and 13-ns access times and is designed for 3-V to
3.6-V V
CC
operation. The 56-pin shrink small-
outline (DL) package offers greatly reduced board
space over DIP, PLCC, and conventional SOIC
packages. Two devices can be configured for
bidirectional data buffering without additional
logic.
The write clock (WRTCLK) and read clock (RDCLK) should be free running and can be asynchronous or
coincident. Data is written to memory on the rising edge of WRTCLK when WRTEN1 is high, WRTEN2 is low,
and input ready (IR) is high. Data is read from memory on the rising edge of RDCLK when RDEN, OE1, and
OE2 are low and output ready (OR) is high. The first word written to memory is clocked through to the output
buffer regardless of the RDEN, OE1, and OE2 levels. The OR flag indicates that valid data is present on the
output buffer.
The FIFO can be reset asynchronously to WRTCLK and RDCLK. RESET must be asserted while at least four
WRTCLK and four RDCLK rising edges occur to clear the synchronizing registers. Resetting the FIFO initializes
the IR, OR, and half-full (HF) flags low and the almost-full/almost-empty (AF/AE) flag high. The FIFO must be
reset upon power up.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
RESET
D17
D16
D15
D14
D13
D12
D11
D10
V
CC
D9
D8
GND
D7
D6
D5
D4
D3
D2
D1
D0
HF
PEN
AF/AE
WRTCLK
WRTEN2
WRTEN1
IR
OE1
Q17
Q16
Q15
GND
Q14
V
CC
Q13
Q12
Q11
Q10
Q9
GND
Q8
Q7
Q6
Q5
V
CC
Q4
Q3
Q2
GND
Q1
Q0
RDCLK
RDEN
OE2
OR
DL PACKAGE
(TOP VIEW)
相關PDF資料
PDF描述
SN74ALVC7804DL 512 】 18 FIRST-IN, FIRST-OUT MEMORY
SN74ALVC7805DL 256 】 18 LOW-POWER CLOCKED FIRST-IN, FIRST-OUT MEMORY
SN74ALVC7806DL 256 】 18 LOW-POWER FIRST-IN, FIRST-OUT MEMORY
SN74ALVC7813DL 64 】 18 LOW-POWER CLOCKED FIRST-IN, FIRST-OUT MEMORY
SN74ALVC7814DL 64 】 18 LOW-POWER FIRST-IN, FIRST-OUT MEMORY
相關代理商/技術參數
參數描述
SN74ALVC7804-25DL 功能描述:先進先出 16-Bit Bus Trnscvr With 3-State Outputs RoHS:否 制造商:IDT 電路數量: 數據總線寬度:18 bit 總線定向:Unidirectional 存儲容量:4 Mbit 定時類型:Synchronous 組織:256 K x 18 最大時鐘頻率:100 MHz 訪問時間:10 ns 電源電壓-最大:3.6 V 電源電壓-最小:6 V 最大工作電流:35 mA 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-80 封裝:
SN74ALVC7804-25DLR 功能描述:先進先出 512 x 18 3.3-V ASynch 先進先出 Memory RoHS:否 制造商:IDT 電路數量: 數據總線寬度:18 bit 總線定向:Unidirectional 存儲容量:4 Mbit 定時類型:Synchronous 組織:256 K x 18 最大時鐘頻率:100 MHz 訪問時間:10 ns 電源電壓-最大:3.6 V 電源電壓-最小:6 V 最大工作電流:35 mA 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-80 封裝:
SN74ALVC7804-40DL 功能描述:先進先出 16-Bit Bus Trnscvr With 3-State Outputs RoHS:否 制造商:IDT 電路數量: 數據總線寬度:18 bit 總線定向:Unidirectional 存儲容量:4 Mbit 定時類型:Synchronous 組織:256 K x 18 最大時鐘頻率:100 MHz 訪問時間:10 ns 電源電壓-最大:3.6 V 電源電壓-最小:6 V 最大工作電流:35 mA 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-80 封裝:
SN74ALVC7804-40DLR 功能描述:先進先出 512 x 18 3.3-V ASynch 先進先出 Memory RoHS:否 制造商:IDT 電路數量: 數據總線寬度:18 bit 總線定向:Unidirectional 存儲容量:4 Mbit 定時類型:Synchronous 組織:256 K x 18 最大時鐘頻率:100 MHz 訪問時間:10 ns 電源電壓-最大:3.6 V 電源電壓-最小:6 V 最大工作電流:35 mA 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-80 封裝:
SN74ALVC7805-20DL 功能描述:先進先出 16-Bit Reg Trnscvr With 3-State Outputs RoHS:否 制造商:IDT 電路數量: 數據總線寬度:18 bit 總線定向:Unidirectional 存儲容量:4 Mbit 定時類型:Synchronous 組織:256 K x 18 最大時鐘頻率:100 MHz 訪問時間:10 ns 電源電壓-最大:3.6 V 電源電壓-最小:6 V 最大工作電流:35 mA 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-80 封裝:
主站蜘蛛池模板: 股票| 兴隆县| 鄂托克旗| 安平县| 南雄市| 平凉市| 平武县| 来宾市| 湘阴县| 辽宁省| 中宁县| 鹤山市| 明星| 凌源市| 丹巴县| 阿拉善右旗| 昆明市| 喀喇沁旗| 阳东县| 景洪市| 泰和县| 贵港市| 施甸县| 获嘉县| 崇州市| 大荔县| 稻城县| 酉阳| 博客| 巴中市| 柯坪县| 吴旗县| 洪雅县| 图木舒克市| 江源县| 桐梓县| 亳州市| 屏东县| 米易县| 通州市| 延长县|