欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: TS80L186EC13
英文描述: MICROPROCESSOR|16-BIT|CMOS|QFP|100PIN|PLASTIC
中文描述: 微處理器| 16位|的CMOS | QFP封裝| 100引腳|塑料
文件頁數: 11/57頁
文件大小: 585K
代理商: TS80L186EC13
80C186EC/188EC, 80L186EC/188EC
Table 2. Pin Descriptions
(Continued)
Pin Name
Pin
Type
Input
Type
Output
States
Pin Description
A18/S5
A17/S4
A16/S3
(A15:8)
I/O
A(L)
H(Z)
R(WH)
I(0)
P(0)
These pins drive address information during the address
phase of the bus cycle. During T2 and T3 these pins drive
status information (which is always 0 on the 80C186EC).
These pins are used as inputs during factory test; driving
these pins low during reset will cause unspecified operation.
On the 80C188EC, A15:8 provide valid address information
for the entire bus cycle.
AD15/CAS2
AD14/CAS1
AD13/CAS0
I/O
S(L)
H(Z)
R(Z)
I(0)
P(0)
These pins are part of the multiplexed ADDRESS and DATA
bus. During the address phase of the bus cycle, address bits
15 through 13 are presented on these pins and can be
latched using ALE. Data information is transferred during the
data phase of the bus cycle. Pins AD15:13/CAS2:0 drive the
82C59 slave address information during interrupt
acknowledge cycles.
AD12:0
(AD7:0)
I/O
S(L)
H(Z)
R(Z)
I(0)
P(0)
These pins provide a multiplexed ADDRESS and DATA bus.
During the address phase of the bus cycle, address bits 0
through 12 (0 through 7 on the 80C188EC) are presented on
the bus and can be latched using ALE. Data information is
transferred during the data phase of the bus cycle.
S2:0
O
D
H(Z)
R(1)
I(1)
P(1)
Bus cycle Status are encoded on these pins to provide bus
transaction information. S2:0 are encoded as follows:
S2
S1
S0
Bus Cycle Initiated
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
Interrupt Acknowledge
Read I/O
Write I/O
Processor HALT
Instruction Queue Fetch
Read Memory
Write Memory
Passive (No bus activity)
ALE
O
D
H(0)
R(0)
I(0)
P(0)
Address Latch Enable
output is used to strobe address
information into a transparent type latch during the address
phase of the bus cycle.
BHE
(RFSH)
O
D
H(Z)
R(Z)
I(1)
P(1)
Byte High Enable
output to indicate that the bus cycle in
progress is transferring data over the upper half of the data
bus. BHE and A0 have the following logical encoding:
A0
BHE
Encoding
(for 80C186EC/
80L186EC only)
0
0
1
1
0
1
0
1
Word transfer
Even Byte transfer
Odd Byte transfer
Refresh operation
On the 80C188EC/80L188EC, RFSH is asserted low to
indicate a refresh bus cycle.
NOTE:
Pin names in parentheses apply to the 80C188EC/80L188EC.
11
相關PDF資料
PDF描述
TS80C186EC13 MICROPROCESSOR|16-BIT|CMOS|QFP|100PIN|PLASTIC
TS80C186EC20 MICROPROCESSOR|16-BIT|CMOS|QFP|100PIN|PLASTIC
TS80L186EC-13 16-Bit Microprocessor
TS80L188EC13 MICROPROCESSOR|16-BIT|CMOS|QFP|100PIN|PLASTIC
TS80L188EC-13 16-Bit Microprocessor
相關代理商/技術參數
參數描述
TS80L188EB13 功能描述:IC MPU 16-BIT 3V 13MHZ 80-MQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - 微處理器 系列:- 標準包裝:2 系列:MPC8xx 處理器類型:32-位 MPC8xx PowerQUICC 特點:- 速度:133MHz 電壓:3.3V 安裝類型:表面貼裝 封裝/外殼:357-BBGA 供應商設備封裝:357-PBGA(25x25) 包裝:托盤
TS80L188EC13 功能描述:IC MPU 16-BIT 3V 13MHZ 100-MQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - 微處理器 系列:- 標準包裝:40 系列:MPC83xx 處理器類型:32-位 MPC83xx PowerQUICC II Pro 特點:- 速度:267MHz 電壓:0.95 V ~ 1.05 V 安裝類型:表面貼裝 封裝/外殼:516-BBGA 裸露焊盤 供應商設備封裝:516-PBGAPGE(27x27) 包裝:托盤
TS-80S 制造商:Ultimate Support Systems 功能描述:Silver Original Speaker Stand 制造商:ULTIMATE SUPPORT 功能描述:ORIGINAL SPEAKER STAND SILVER
TS81 功能描述:T-STRUT 1" X 8.12" ALUMINUM RoHS:是 類別:盒,外殼,支架 >> 卡架 - 配件 系列:VectorPak™ 標準包裝:1 系列:VectorPak™ 附件類型:EFP 模塊 適用于相關產品:PCB
TS810 制造商:TSC 制造商全稱:Taiwan Semiconductor Company, Ltd 功能描述:Microprocessor Reset Circuit
主站蜘蛛池模板: 徐汇区| 新巴尔虎左旗| 汝阳县| 嘉兴市| 古田县| 丹东市| 乌海市| 睢宁县| 宁强县| 浪卡子县| 宜宾县| 佛山市| 根河市| 眉山市| 右玉县| 万山特区| 屏南县| 晋宁县| 洛宁县| 永福县| 沙湾县| 平利县| 安福县| 疏勒县| 霍州市| 开原市| 阳信县| 蓝山县| 常德市| 华蓥市| 顺昌县| 石狮市| 太康县| 西宁市| 望谟县| 增城市| 普兰店市| 特克斯县| 泰宁县| 八宿县| 全南县|