欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: TS8387MF
廠商: ATMEL CORP
元件分類: ADC
英文描述: 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
封裝: 24 X 24 MM, CERAMIC, QFP-68
文件頁數: 20/38頁
文件大小: 617K
代理商: TS8387MF
TS8387
27/38
7.3.
CLOCK INPUTS (CLK) (CLKB)
7.3.1.DIFFERENTIAL ECL CLOCKS INPUTS
The ADC clock input buffer is a differential preamplifier stage, which has been designed in order to be used either in
differential or single-ended mode.
The clock inputs were intended to be driven differentially with nominal –0.8V / –1.8V ECL levels.
In this mode, a low phase noise sinewave generator can be used for driving the clock inputs, followed by a power splitter
( hybrid junction ) in order to obtain 180 degrees out of phase sinewave signals. Biasing tees can be used for offseting
the common mode voltage to ECL levels.
Note : As the biasing tees propagation times are not matching, a tunable delay line is required in order to ensure the
signals to be 180 degrees out of phase.
Differential Clock inputs (ECL Levels)
–0.8V
[mV]
t
–1.8V
VCLKB
VCLK
Common mode = –1.3 V
7.3.2.SINGLE ENDED ECL CLOCK INPUT
The TS8387 can be clocked at full speed without noticeable performance degradation in either differential or single
ended configuration, using clock input ECL levels.
This is explained by the fact the ADC uses a differential preamplifier stage for the clock buffer, which has been designed
in order to be entered either in differential or single-ended mode.
This is true so long as the out of phase clock input pad is 50 ohms terminated very closely to one of the neighbouring
shield ground pad, which acts as the local Ground reference for the inphase clock input .
In single-ended configuration enter on CLK ( resp. CLKB ) pad , with the inverted phase Clock input pad CLKB (resp.
CLK) grounded.
The inphase input amplitude is 1 Volt peak to peak, centered on –1.3 Volt common mode.
The inverted phase clock input is grounded through the 50 ohms termination resistor.
Single ended Clock input (ECL):
VCLK common mode = –1.3 Volt.
VCLKB = –1.3 Volt
–0.8V
[V]
t
–1.8V
VCLK
VCLKB = –1.3 V
CLK or CLKB
CLK or CLKB double pad
50
(external)
50
reverse termination
1M
0.4 pF
相關PDF資料
PDF描述
TS8387VF_ 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS12A4516P 1-CHANNEL, SGL POLE SGL THROW SWITCH, PDIP8
TS2007EIJT 3 W, 1 CHANNEL, AUDIO AMPLIFIER, PBGA9
TS2007EKIJT 3 W, 1 CHANNEL, AUDIO AMPLIFIER, PBGA9
TS2007IQT 2.3 W, 1 CHANNEL, AUDIO AMPLIFIER, DSO8
相關代理商/技術參數
參數描述
TS8388B 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:ADC 8-bit 1 GSPS
TS8388BCF 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS8388BCFS 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS8388BCG 制造商:未知廠家 制造商全稱:未知廠家 功能描述:A/D CONVERTER
TS8388BCGL 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
主站蜘蛛池模板: 吴江市| 新兴县| 资源县| 湖口县| 青田县| 兰西县| 正定县| 东阿县| 桐乡市| 云龙县| 汪清县| 三河市| 前郭尔| 巩留县| 南木林县| 仪陇县| 武安市| 正阳县| 丰都县| 漳平市| 金湖县| 呼和浩特市| 常德市| 志丹县| 女性| 抚州市| 台中县| 阜阳市| 玉环县| 岚皋县| 天峨县| 怀宁县| 玛多县| 虎林市| 岢岚县| 常熟市| 开封市| 汝南县| 阿坝| 南丹县| 迭部县|