欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: TS8387MFDSSC/SMD
元件分類: ADC
英文描述: 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
封裝: CERAMIC, QFP-68
文件頁數: 21/38頁
文件大?。?/td> 617K
代理商: TS8387MFDSSC/SMD
TS8387
28/38
7.3.3.SINGLE ENDED CLOCK INPUT (Ground Common Mode)
An even more convenient clock input configuration is proposed below :
The TS8387 clock buffer can also manage a single-ended sinewave clock signal centered around 0 Volt.
(out of phase clock signal grounded through the 50 Ohm termination resistor).
The typical inphase clock input amplitude is 1 Volt peak to peak, centered on 0 Volt (ground) common mode.
This corresponds to a typical clock input power level of 4 dBm into the 50 ohms termination resistor.
Do not exceed 10 dBm to avoid saturation of the preamplifier input transistors.
The inverted phase clock input is grounded through the 50 ohms termination resistor.
Single ended Clock input (Ground common mode)
VCLK common mode = 0 Volt
VCLKB=0 Volt
4 dBm typical clock input power level
(into 50 ohms termination resistor)
[V]
t
VCLK
VCLKB = ( 0 V )
–0.5V
+0.5V
Note 1 : Do not exceed 10 dBm into the 50 ohms termination resistor for single clock input power level.
7.4.
CLOCK SIGNAL DUTY CYCLE ADJUST
In single ended configuration, when using a sinewave clock generator,the clock signal duty cycle can be easily adjusted
by simply offseting the inphase clock signal using a biasing tee, (as the out of phase clock input is at ground level ).
Single ended Clock input (Inphase clock input common mode shifted)
VCLK common mode = –180mV
VCLKB = 0 Volt
[V]
t
VCLK – 180 mV
VCLKB = ( 0 V )
–0.5V
40 %
60 %
+0.5V
Note 1 : Do not exceed 10 dBm into the 50 ohms termination resistor for single clock input power level.
Note 2 :For an input CLK signal of 4 dBm into 50 ohms, the typical offset value to achieve a 40 / 60 clock duty cycle is –180 mV on
CLK.
7.5.
NOISE IMMUNITY INFORMATIONS
Circuit noise immunity performance begins at design level.
Efforts have been made on the design in order to make the device as insensitive as possible to chip environment per-
turbations resulting from the circuit itself or induced by external circuitry.
(Cascode stages isolation, internal damping resistors, clamps, internal (onchip) decoupling capacitors.)
Furthermore, the fully differential operation from analog input up to the digital outputs provides enhanced noise immu-
nity by common mode noise rejection.
Common mode noise voltage induced on the differential analog and clock inputs will be canceled out by these balanced
differential amplifiers.
相關PDF資料
PDF描述
TS(X)8387CF 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS8387MF 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS8387CF 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS(X)8387CF 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS8387CF_ 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
相關代理商/技術參數
參數描述
TS8388B 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:ADC 8-bit 1 GSPS
TS8388BCF 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS8388BCFS 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS8388BCG 制造商:未知廠家 制造商全稱:未知廠家 功能描述:A/D CONVERTER
TS8388BCGL 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
主站蜘蛛池模板: 临猗县| 陈巴尔虎旗| 凭祥市| 柘城县| 南投县| 青神县| 曲麻莱县| 昭苏县| 时尚| 会理县| 上蔡县| 华宁县| 阳江市| 鸡西市| 武定县| 洛阳市| 定兴县| 正镶白旗| 林周县| 鸡泽县| 蒙城县| 乌鲁木齐县| 绥宁县| 盈江县| 元阳县| 嘉禾县| 广丰县| 宁远县| 天长市| 岑巩县| 祁连县| 合水县| 新平| 资兴市| 富锦市| 岳池县| 涞水县| 双牌县| 石楼县| 花垣县| 那曲县|