欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: TS8388BCGL
廠商: E2V TECHNOLOGIES PLC
元件分類: ADC
英文描述: 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CBGA68
封裝: 1.27 MM PITCH, CERAMIC, BGA-68
文件頁數: 46/62頁
文件大小: 1267K
代理商: TS8388BCGL
50
0860E–BDC–05/07
TS8388B
e2v semiconductors SAS 2007
10.5.1.10
(DG) Differential Gain
The peak gain variation (in percent) at five different DC levels for an AC signal of 20% Full Scale peak to
peak amplitude. F
IN = 5 MHz (TBC).
10.5.1.11
(DP) Differential Phase
Peak Phase variation (in degrees) at five different DC levels for an AC signal of 20% Full Scale peak to
peak amplitude. F
IN = 5 MHz (TBC).
10.5.1.12
(TA) Aperture Delay
Delay between the rising edge of the differential clock inputs (CLK, CLKB) (zero crossing point), and the
time at which (V
IN, VINB) is sampled.
10.5.1.13
(JITTER) Aperture Uncertainty
Sample to sample variation in aperture delay. The voltage error due to jitter depends on the slew rate of
the signal at the sampling point.
10.5.1.14
(TS) Settling Time
Time delay to achieve 0.2% accuracy at the converter output when a 80% Full Scale step function is
applied to the differential analog input.
10.5.1.15
(ORT) Overvoltage Recovery Time
Time to recover 0.2% accuracy at the output, after a 150% full scale step applied on the input is reduced
to midscale.
10.5.1.16
(TOD) Digital Data Output Delay
Delay from the falling edge of the differential clock inputs (CLK, CLKB) (zero crossing point) to the next
point of change in the differential output data (zero crossing) with specified load.
10.5.1.17
(TD1) Time Delay from Data to Data Ready
Time delay from Data transition to Data ready.
10.5.1.18
(TD2) Time Delay from Data Ready to Data
General expression is TD1 = TC1 + TDR - TOD with TC = TC1 + TC2 = 1 encoding clock period.
10.5.1.19
(TC) Encoding Clock Period
TC1 = Minimum clock pulse width (high) TC = TC1 + TC2
TC2 = Minimum clock pulse width (low)
10.5.1.20
(TPD) Pipeline Delay
Number of clock cycles between the sampling edge of an input data and the associated output data
being made available, (not taking in account the TOD). For the TS8388B the TPD is 4 clock periods.
10.5.1.21
(TRDR) Data Ready Reset Delay
Delay between the falling edge of the Data Ready output asynchronous Reset signal (DDRB) and the
reset to digital zero transition of the Data Ready output signal (DR).
相關PDF資料
PDF描述
TS8388BMFS 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS8388BVGL 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CBGA68
TS8388BMFSB/T 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS8388BVFS 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS8388BMF 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
相關代理商/技術參數
參數描述
TS8388BCGL (+LID) 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS8388BMF 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS8388BMFB/Q 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS8388BMFS 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS8388BMFS9NB1 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
主站蜘蛛池模板: 梨树县| 家居| 翁源县| 望江县| 忻城县| 卢湾区| 宜良县| 赫章县| 石嘴山市| 团风县| 即墨市| 襄汾县| 武安市| 稻城县| 东乡县| 阿瓦提县| 万山特区| 吉林省| 南充市| 黄山市| 鄄城县| 莫力| 莒南县| 内江市| 清涧县| 集安市| 任丘市| 淮南市| 响水县| 惠东县| 瑞金市| 枝江市| 湘潭市| 神农架林区| 南丰县| 昌平区| 尼木县| 长葛市| 龙泉市| 江安县| 扎兰屯市|