欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: TS8388BMFB/Q
元件分類: ADC
英文描述: 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
封裝: CERAMIC, QFP-68
文件頁數: 24/44頁
文件大小: 850K
代理商: TS8388BMFB/Q
30
30
TS8388BF
Preliminary Beta-Site
Specification
Single ended Clock input (Ground common mode)
VCLK common mode = 0 Volt
VCLKB=0 Volt
4 dBm typical clock input power level
(into 50 ohms termination resistor)
[V]
t
VCLK
VCLKB = ( 0 V )
-0.5V
+0.5V
CLK or CLKB
50
(external)
50
reverse termination
1M
0.4 pF
CLK or CLKB double pad (pins 37, 38 or 39, 40)
Note 1 : Do not exceed 10 dBm into the 50 ohms termination resistor for single clock input power level.
7.4.2.
DIFFERENTIAL ECL CLOCK INPUT
The clock inputs can be driven differentially with nominal -0.8V / -1.8V ECL levels.
In this mode, a low phase noise sinewave generator can be used to drive the clock inputs, followed by a power splitter (hybrid junction) in order to
obtain 180 degrees out of phase sinewave signals. Biasing tees can be used for offseting the common mode voltage to ECL levels.
Note : As the biasing tees propagation times are not matching, a tunable delay line is required in order to ensure the signals to be 180 degrees out
of phase especially at fast clock rates in the GSPS range.
Differential Clock inputs (ECL Levels)
-0.8V
[mV]
t
-1.8V
VCLKB
VCLK
Common mode = -1.3 V
CLK or CLKB
50
reverse termination
1M
0.4 pF
-2V
50
(external)
CLK or CLKB double pad (pins 37, 38 or 39, 40)
7.4.3.
SINGLE ENDED ECL CLOCK INPUT
In single–ended configuration enter on CLK ( resp. CLKB ) pin , with the inverted phase Clock input pin CLKB (respectively CLK) connected to -1.3V
through the 50 ohms termination resistor.
The inphase input amplitude is 1 Volt peak to peak, centered on -1.3 Volt common mode.
Single ended Clock input (ECL):
VCLK common mode = -1.3 Volt.
VCLKB = -1.3 Volt
-0.8V
[V]
t
-1.8V
VCLK
VCLKB = -1.3 V
相關PDF資料
PDF描述
TS8388BMF 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS8388BCG 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CBGA72
TS8388BCG 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CBGA72
TS8388BCG 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CBGA72
TS8388BMFB/T 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
相關代理商/技術參數
參數描述
TS8388BMFS 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS8388BMFS9NB1 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS8388BMFS9NB2 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:ADC 8-bit 1 GSPS
TS8388BMFS9NB3 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:ADC 8-bit 1 GSPS
TS8388BMFS9NC2 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:ADC 8-bit 1 GSPS
主站蜘蛛池模板: 罗田县| 习水县| 台山市| 武冈市| 铁岭市| 浠水县| 香河县| 改则县| 军事| 信丰县| 临夏市| 新郑市| 丹江口市| 安多县| 马龙县| 左贡县| 合江县| 安岳县| 汉沽区| 肇东市| 阆中市| 济源市| 河北省| 南澳县| 房山区| 曲阳县| 盐源县| 舞钢市| 玉溪市| 清丰县| 凌海市| 西吉县| 凤山县| 池州市| 贵州省| 潍坊市| 舒兰市| 静安区| 托克逊县| 林口县| 德保县|