欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: TS8388BMFS9NB2
廠商: E2V TECHNOLOGIES PLC
元件分類: ADC
英文描述: 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
封裝: CERAMIC, QFP-68
文件頁數(shù): 27/62頁
文件大小: 1267K
代理商: TS8388BMFS9NB2
33
0860E–BDC–05/07
e2v semiconductors SAS 2007
TS8388B
8.4.3
Single-ended ECL Clock Input
In single-ended configuration enter on CLK (resp. CLKB) pin, with the inverted phase clock input pin
CLKB (respectively CLK) connected to 1.3V through the 50
termination resistor.
The inphase input amplitude is 1V peak to peak, centered on 1.3V common mode.
Figure 8-5.
Single-ended Clock Input (ECL):
VCLK Common Mode = 1.3V; VCLKB = 1.3V
8.5
Noise Immunity Information
Circuit noise immunity performance begins at design level.
Efforts have been made on the design in order to make the device as insensitive as possible to chip
environment perturbations resulting from the circuit itself or induced by external circuitry (Cascode
stages isolation, internal damping resistors, clamps, internal (on-chip) decoupling capacitors).
Furthermore, the fully differential operation from analog input up to the digital outputs provides enhanced
noise immunity by common mode noise rejection.
Common mode noise voltage induced on the differential analog and clock inputs will be canceled out by
these balanced differential amplifiers.
Moreover, proper active signals shielding has been provided on the chip to reduce the amount of cou-
pled noise on the active inputs.
The analog inputs and clock inputs of the TS8388B device have been surrounded by ground pins, which
must be directly connected to the external ground plane.
8.6
Digital Outputs
The TS8388B differential output buffers are internally 75
loaded. The 75 resistors are connected to
the digital ground pins through a 0.8V level shift diode (see Figure 8-6, Figure 8-7, Figure 8-8 on page
36).
The TS8388B output buffers are designed for driving 75
(default) or 50 properly terminated imped-
ance lines or coaxial cables. An 11 mA bias current flowing alternately into one of the 75
resistors
when switching ensures a 0.825V voltage drop across the resistor (unterminated outputs).
The V
PLUSD positive supply voltage allows the adjustment of the output common mode level from 1.2V
(V
PLUSD = 0V for ECL output compatibility) to +1.2V (VPLUSD = 2.4V for LVDS output compatibility).
Therefore, the single-ended output voltages vary approximately between 0.8V and 1.625V, (outputs
unterminated), around 1.2V common mode voltage.
Three possible line driving and back-termination scenarios are proposed (assuming V
PLUSD = 0V):
-1.8V
-0.8V
t
[V]
VCLK
VCLKB = -1.3V
相關(guān)PDF資料
PDF描述
TS8388BMFS9NB3 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS8388BMFS9NC2 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS8388BMFSB/Q 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS8388BVF 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS8388BMFS9NC3 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
TS8388BMFS9NB3 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:ADC 8-bit 1 GSPS
TS8388BMFS9NC2 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:ADC 8-bit 1 GSPS
TS8388BMFS9NC3 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:ADC 8-bit 1 GSPS
TS8388BMFSB/Q 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS8388BVF 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
主站蜘蛛池模板: 鄂州市| 醴陵市| 中阳县| 富宁县| 广宁县| 晴隆县| 西乌珠穆沁旗| 阿合奇县| 色达县| 大港区| 宁德市| 册亨县| 会东县| 垦利县| 玉林市| 三穗县| 定远县| 湟源县| 陇川县| 黎川县| 叶城县| 阜阳市| 湛江市| 玉环县| 渭南市| 环江| 虎林市| 如皋市| 黔西县| 秦皇岛市| 连江县| 永胜县| 吉木乃县| 昌乐县| 西充县| 海口市| 营山县| 郁南县| 新兴县| 万宁市| 无棣县|