欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: TS8388BMFSB/Q
廠商: ATMEL CORP
元件分類: ADC
英文描述: 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
封裝: HEAT SPREADER, CERAMIC, QFP-68
文件頁數: 25/57頁
文件大小: 1277K
代理商: TS8388BMFSB/Q
31
TS8388B
2144C–BDC–04/03
No performance degradation (i.e.: due to timing jitter) is observed in this particular single-
ended configuration up to 1.2 GSPS Nyquist conditions (F
IN = 600 MHz).
This is true so long as the inverted phase clock input pin is 50
terminated very closely to one
of the neighboring shield ground pins, which constitutes the local Ground reference for the
inphase clock input.
Thus the TS8388B differential clock input buffer will fully reject the local ground noise (and any
capacitively and inductively coupled noise) as common mode effects. Moreover, a very low
phase noise sinewave generator must be used for enhanced jitter performance.
The typical inphase clock input amplitude is 1V peak to peak, centered on 0V (ground) com-
mon mode. This corresponds to a typical clock input power level of 4 dBm into the 50
termination resistor. Do not exceed 10 dBm to avoid saturation of the preamplifier input
transistors.
The inverted phase clock input is grounded through the 50
termination resistor.
Figure 31. Single-ended Clock Input (Ground common mode):
VCLK Common Mode = 0V; VCLKB = 0V; 4 dBm Typical Clock Input Power Level (into 50
termination resistor)
Note:
Do not exceed 10 dBm into the 50
termination resistor for single clock input power level.
Differential ECL Clock
Input
The clock inputs can be driven differentially with nominal -0.8V/-1.8V ECL levels.
In this mode, a low phase noise sinewave generator can be used to drive the clock inputs, fol-
lowed by a power splitter (hybrid junction) in order to obtain 180 degrees out of phase
sinewave signals. Biasing tees can be used for offseting the common mode voltage to ECL
levels.
Note: As the biasing tees propagation times are not matching, a tunable delay line is required
in order to ensure the signals to be 180 degrees out of phase especially at fast clock rates in
the GSPS range.
Figure 32. Differential Clock Inputs (ECL Levels)
50
(external or
on package)
1 M
0.4 pF
-0.5V
+0.5V
t
[V]
VCLK
CLK or CLKB double pad (pins 37, 38 or 39, 40)
CLK or CLKB
50
reverse termination
VCLK = 0V
VCLK
50
(external or
on package)
1 M
0.4 pF
CLK or CLKB double pad (pins 37, 38 or 39, 40)
CLK or CLKB
-2V
50
reverse termination
-1.8V
-0.8V
[mV]
VCLK
t
VCLKB
Common mode = -1.3V
相關PDF資料
PDF描述
TS8388BMFB/Q 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS8388BMFSB/QNB1 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS8388BMFSB/QNB2 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS8388BMFSB/QQB3 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS8388BMFSB/QNB1 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
相關代理商/技術參數
參數描述
TS8388BVF 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS8388BVFS 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS8388BVGL 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS8388BVGL (+LID) 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS83C194 制造商:未知廠家 制造商全稱:未知廠家 功能描述:16-Bit Microcontroller
主站蜘蛛池模板: 龙门县| 封开县| 侯马市| 建昌县| 枣阳市| 阳东县| 大荔县| 长寿区| 贵港市| 伊春市| 那曲县| 米泉市| 车险| 龙里县| 云林县| 凌云县| 若尔盖县| 遂昌县| 绵阳市| 富蕴县| 辛集市| 偃师市| 广水市| 陆丰市| 巴东县| 卢氏县| 涪陵区| 冷水江市| 平利县| 玛多县| 绵阳市| 汤阴县| 彩票| 边坝县| 万山特区| 庆云县| 宝应县| 抚顺县| 外汇| 淄博市| 深州市|