欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: TS8388BMFSB/Q
廠商: ATMEL CORP
元件分類: ADC
英文描述: 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
封裝: HEAT SPREADER, CERAMIC, QFP-68
文件頁數: 5/57頁
文件大小: 1277K
代理商: TS8388BMFSB/Q
13
TS8388B
2144C–BDC–04/03
Package
Description
Pin Description
Note:
1. The common mode level of the output buffers is 1.2V below the positive digital supply.
For ECL compatibility the positive digital supply must be set at 0V (ground).
For LVDS compatibility (output common mode at +1.2V) the positive digital supply must be set at 2.4V.
If the subsequent LVDS circuitry can withstand a lower level for input common mode, it is recommended to lower the posi-
tive digital supply level in the same proportion in order to spare power dissipation.
Table 7. TS8388BGL Pin Description (CBGA68 package)
Symbol
Pin number
Function
GND
A2, A5, B1, B5, B10, C2, D2, E1, E2, E11,
F1, F2, G11, K2, K3, K4, K5, K10, L2, L5
Ground pins.
To be connected to external ground plane.
VCC
A4, A6, B2, B4, B6, H1, H2, L6, L7
+5V positive supply.
V
EE
A3, B3, G1, G2, J1, J2
5V analog negative supply.
DVEE
F10, F11
-5V digital negative supply.
VIN
L3
In phase (+) analog input signal of the Sample and Hold
differential preamplifier.
VINB
L4
Inverted phase (-) of ECL clock input signal (CLK).
CLK
C1
In phase (+) ECL clock input signal. The analog input is
sampled and held on the rising edge of the CLK signal.
CLKB
D1
Inverted phase (-) of ECL clock input signal (CLK).
B0, B1, B2, B3, B4,
B5, B6, B7
A8, A9, A10, D10, H11, J11, K9, K8
In phase (+) digital outputs.
B0 is the LSB. B7 is the MSB.
B0B, B1B, B2B, B3B,
B4B, B5B, B6B, B7B
B7, B8, B9, C11, G10, H10, L10, L9
Inverted phase (-) digital outputs.
B0B is the inverted LSB. B7B is the inverted MSB.
OR
K7
In phase (+) Out of Range Bit. Out of Range is high on the
leading edge of code 0 and code 256.
ORB
L8
Inverted phase (+) Out of Range Bit (OR).
DR
E10
In phase (+) output of Data Ready Signal.
DRB
D11
Inverted phase (-) output of Data Ready Signal (DR).
GORB
A7
Gray or Binary select output format control pin.
- Binary output format if GORB is floating or V
CC.
- Gray output format if GORB is connected at ground (0V).
GAIN
K6
ADC gain adjust pin. The gain pin is by default grounded, the
ADC gain transfer fuction is nominally close to one.
DIOD/DRRB
K1
Die function temperature measurement pin and
asynchronous data ready reset active low, single-ended ECL
input.
VPLUSD
B11, C10, J10, K11
+2.4V for LVDS output levels otherwise to GND(2).
NC
A1, A11, L1, L11
Not connected.
相關PDF資料
PDF描述
TS8388BMFB/Q 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS8388BMFSB/QNB1 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS8388BMFSB/QNB2 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS8388BMFSB/QQB3 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS8388BMFSB/QNB1 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
相關代理商/技術參數
參數描述
TS8388BVF 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS8388BVFS 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS8388BVGL 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS8388BVGL (+LID) 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS83C194 制造商:未知廠家 制造商全稱:未知廠家 功能描述:16-Bit Microcontroller
主站蜘蛛池模板: 美姑县| 确山县| 通化市| 崇左市| 宁河县| 富锦市| 桂阳县| 西丰县| 永济市| 长宁县| 尤溪县| 屏东市| 永胜县| 于都县| 伊宁县| 崇左市| 新竹县| 格尔木市| 祁门县| 关岭| 无为县| 南江县| 滦南县| 青海省| 从江县| 宜川县| 阿拉善右旗| 蒲城县| 正定县| 芒康县| 麻阳| 合阳县| 安宁市| 毕节市| 韩城市| 云霄县| 北辰区| 怀化市| 四子王旗| 兴海县| 邵武市|