欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: TS8388BMFSB/QNC3
廠商: ATMEL CORP
元件分類: ADC
英文描述: 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
封裝: CERAMIC, QFP-68
文件頁數: 3/42頁
文件大小: 1307K
代理商: TS8388BMFSB/QNC3
11
Product Specification
TS8388BFS
4. PACKAGE DESCRIPTION.
4.1. TS8388BFS PIN DESCRIPTION
Symbol
Pin number
Function
GND
5, 13, 27, 28, 34, 35, 36, 41, 42,
43, 50, 51, 52, 53, 58, 59
Ground pins.
To be connected to external ground plane.
VPLUSD
1, 2, 16, 17, 18, 68
Digital positive supply. (0V for ECL compatibility, +2.4V for LVDS
compatibility).
(note 2)
VCC
26, 29, 32, 33, 46, 47, 61
+5 V positive supply.
VEE
30, 31, 44, 45, 48
-5 V analog negative supply.
DVEE
8, 9, 10
-5 V digital negative supply.
VIN
54
(1), 55
In phase (+) analog input signal of the Sample and Hold
differential preamplifier.
VINB
56, 57
(1)
Inverted phase (-) of analog input signal (VIN).
CLK
37
(1), 38
In phase (+) ECL clock input signal. The analog input is sampled
and held on the rising edge of the CLK signal.
CLKB
39, 40
(1)
Inverted phase (-) of ECL clock input signal (CLK).
D0, D1, D2, D3, D4, D5, D6,
D7
23, 21, 19, 14, 6, 3, 66, 64
In phase (+) digital outputs.
B0 is the LSB. B7 is the MSB.
D0B, D1B, D2B, D3B, D4B,
D5B, D6B, D7B
24, 22, 20, 15, 7, 4, 67, 65
Inverted phase (-) Digital outputs.
B0B is the inverted LSB. B7B is the inverted MSB.
OR
62
In phase (+) Out of Range Bit.
Out of Range is high on the leading edge of code 0 and code 256.
ORB
63
Inverted phase (+) of Out of Range Bit (OR).
DR
11
In phase (+) output of Data Ready Signal.
DRB
12
Inverted phase (-) output of Data Ready Signal (DR).
GORB
25
Gray or Binary select output format control pin.
– Binary output format if GORB is floating or VCC.
– Gray output format if GORB is connected at ground (0 V).
GAIN
60
ADC gain adjust pin.
DIOD/DRRB
49
This pin has a double function (can be left open or grounded if not
used) :
DIOD : die junction temperature monitoring pin.
DRRB : asynchronous data ready reset function
Note 1 :
Following pin numbers 37 (CLK), 40 (CLKB), 54 (VIN) and 57 (VINB) have to be connected to GND through a 50 resistor as close
as possible to the package.(50
termination preferred option).
Note 2 :
The common mode level of the output buffers is 1.2V below the positive digital supply.
For ECL compatibility the positive digital supply must be set at 0V (ground ).
For LVDS compatibility (output common mode at +1.2V) the positive digital supply must be set at 2.4V.
If the subsequent LVDS circuitry can withstand a lower level for input common mode, it is recommended to lower the positive digital
supply level in the same proportion in order to spare power dissipation.
相關PDF資料
PDF描述
TS83H38CC8B/C 1-CH 8-BIT FLASH METHOD ADC, PARALLEL ACCESS, CDIP28
TS83H38CC8 1-CH 8-BIT FLASH METHOD ADC, PARALLEL ACCESS, CDIP28
TS83H38MC8B/C 1-CH 8-BIT FLASH METHOD ADC, PARALLEL ACCESS, CDIP28
TS83H38MC8 1-CH 8-BIT FLASH METHOD ADC, PARALLEL ACCESS, CDIP28
TS83H38VC8B/C 1-CH 8-BIT FLASH METHOD ADC, PARALLEL ACCESS, CDIP28
相關代理商/技術參數
參數描述
TS8388BVF 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS8388BVFS 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS8388BVGL 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS8388BVGL (+LID) 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS83C194 制造商:未知廠家 制造商全稱:未知廠家 功能描述:16-Bit Microcontroller
主站蜘蛛池模板: 道真| 浠水县| 定安县| 布拖县| 杭州市| 牡丹江市| 广水市| 东明县| 海阳市| 永寿县| 孟津县| 子洲县| 修水县| 华宁县| 山东| 广南县| 吴江市| 梓潼县| 白山市| 永城市| 隆子县| 酉阳| 岳西县| 马山县| 汶川县| 丘北县| 五华县| 泸西县| 佛冈县| 花垣县| 陇川县| 潍坊市| 彰武县| 杭锦旗| 静宁县| 老河口市| 株洲市| 公主岭市| 嘉义市| 马关县| 临汾市|