欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: TS8388BVFS
廠商: E2V TECHNOLOGIES PLC
元件分類: ADC
英文描述: 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
封裝: CERAMIC, QFP-68
文件頁數(shù): 26/62頁
文件大?。?/td> 1267K
代理商: TS8388BVFS
32
0860E–BDC–05/07
TS8388B
e2v semiconductors SAS 2007
No performance degradation (that is: due to timing jitter) is observed in this particular single-ended con-
figuration up to 1.2 Gsps Nyquist conditions (F
IN = 600 MHz).
This is true so long as the inverted phase clock input pin is 50
terminated very closely to one of the
neighboring shield ground pins, which constitutes the local Ground reference for the inphase clock input.
Thus the TS8388B differential clock input buffer will fully reject the local ground noise (and any capaci-
tively and inductively coupled noise) as common mode effects. Moreover, a very low phase noise
sinewave generator must be used for enhanced jitter performance.
The typical inphase clock input amplitude is 1V peak to peak, centered on 0V (ground) common mode.
This corresponds to a typical clock input power level of 4 dBm into the 50
termination resistor. Do not
exceed 10 dBm to avoid saturation of the preamplifier input transistors.
The inverted phase clock input is grounded through the 50
termination resistor.
Figure 8-3.
Single-ended Clock Input (Ground common mode):
VCLK Common Mode = 0V; VCLKB = 0V; 4 dBm Typical Clock Input Power Level (into 50
termination
resistor)
Note:
Do not exceed 10 dBm into the 50
termination resistor for single clock input power level.
8.4.2
Differential ECL Clock Input
The clock inputs can be driven differentially with nominal 0.8V/1.8V ECL levels.
In this mode, a low phase noise sinewave generator can be used to drive the clock inputs, followed by a
power splitter (hybrid junction) in order to obtain 180 degrees out of phase sinewave signals. Biasing
tees can be used for offseting the common mode voltage to ECL levels.
Note: As the biasing tees propagation times are not matching, a tunable delay line is required in order to
ensure the signals to be 180 degrees out of phase especially at fast clock rates in the Gsps range.
Figure 8-4.
Differential Clock Inputs (ECL Levels)
50
(external or
on package)
1 M
0.4 pF
-0.5V
+0.5V
t
[V]
VCLK
CLK or CLKB double pad (pins 37, 38 or 39, 40)
CLK or CLKB
50
reverse termination
VCLK = 0V
VCLK
50
(external or
on package)
1 M
0.4 pF
CLK or CLKB double pad (pins 37, 38 or 39, 40)
CLK or CLKB
-2V
50
reverse termination
-1.8V
-0.8V
[mV]
VCLK
t
VCLKB
Common mode = -1.3V
相關(guān)PDF資料
PDF描述
TS8388BMF 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS8388BCFS 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS8388BCF 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS8388BVF 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS8388BMFB/Q 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
TS8388BVGL 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS8388BVGL (+LID) 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS83C194 制造商:未知廠家 制造商全稱:未知廠家 功能描述:16-Bit Microcontroller
TS83C196KB-10 制造商:未知廠家 制造商全稱:未知廠家 功能描述:16-Bit Microcontroller
TS83C196KD 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Microcontroller
主站蜘蛛池模板: 观塘区| 囊谦县| 新竹县| 六枝特区| 云和县| 湖州市| 丽水市| 杭锦后旗| 秦皇岛市| 方山县| 永顺县| 无极县| 永福县| 淮南市| 集贤县| 仁怀市| 安义县| 墨脱县| 无为县| 威远县| 浪卡子县| 苏尼特右旗| 黄龙县| 五台县| 农安县| 宁晋县| 台东县| 拉孜县| 纳雍县| 旬邑县| 汨罗市| 昭平县| 景德镇市| 常宁市| 鹤岗市| 湄潭县| 包头市| 习水县| 天祝| 武义县| 勐海县|