欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: TSPC106AMGS83CG
英文描述: MEMORY CONTROLLER
中文描述: 內存控制器
文件頁數: 12/40頁
文件大小: 569K
代理商: TSPC106AMGS83CG
12
TSPC106
2102B
HIREL
02/02
L2 Cache/Multiple
Processor Interface
Signals
The TSPC106 provides support for either an internal L2 cache controller or an external
L2 cache controller and/or additional 60x processors.
Internal L2 Controller Signals
Table 3 lists the interface signals for the internal L2 controller and provides a brief
description of their functions. The internal L2 controller supports either burst SRAMs or
asynchronous SRAMs. Some of the signals perform different functions depending on
the SRAM configuration.
TSIZ[0:2]
Transfer size
3
O
Specifies the data transfer size for the 60x bus transaction.
I
Specifies the data transfer size for the 60x bus transaction.
TT[0:4]
Transfer type
5
O
Specifies the type of 60x bus transfer in progress.
I
Specifies the type of 60x bus transfer in progress.
WT
Write-through
1
I/O
Indicates that an access is write-through.
XATS
Extended address
transfer start
1
I
Indicates that the 60x has started a direct-store access (using the
extended transfer protocol). Since direct-store accesses are not
supported by the TSPC106, the TSPC106 automatically asserts when
TEA and XATS are asserted (provided TEA is enabled).
Table 2.
60x Processor Interface Signals (Continued)
Signal
Signal Name
Number of
Pins
I/O
Signal Description
Table 3.
Internal L2 Controller Signals
Signal
Signal Name
Number of
Pins
I/O
Signal Description
ADS
DALE
BRL2
Address strobe
1
O
For a burst SRAM configuration, indicates to the burst SRAM that the
address is valid to be latched.
BA0
BR3
Burst address 0
1
I/O
For an asynchronous SRAM configuration, indicates bit 0 of the burst
address counter.
BA1
BAA
BGL2
Burst address 1
1
O
For an asynchronous SRAM configuration, indicates bit 1 of the burst
address counter.
BAA
BA1
BGL2
Bus address
advance
1
O
For a burst SRAM configuration, indicates that the burst RAMs should
increment their internal addresses.
DALE
ADS
BRL2
Data address latch
enable
1
O
For an asynchronous SRAM configuration, indicates that the external
address latch should latch the current 60x bus address.
DCS
BG3
Data RAM chip
select
1
O
Enables the L2 data RAMs for a read or write operation.
DIRTY_IN
BR1
Dirty in
1
I
Indicates that the selected L2 cache line is modified. The polarity of
DIRTY_IN is programmable.
DIRTY_OUT
BG1
Dirty out
1
O
Indicates that the L2 cache line should be marked as modified. The
polarity of DIRTY_OUT is programmable.
相關PDF資料
PDF描述
TSPC106AVGU66CE MEMORY CONTROLLER
TSPC106AVGU66CG MEMORY CONTROLLER
TSPC106AVGU83CE MEMORY CONTROLLER
TSPC106AVGU83CG MEMORY CONTROLLER
TSPC106AMG66CE MEMORY CONTROLLER
相關代理商/技術參數
參數描述
TSPC106AMGSB/Q66CE 制造商:未知廠家 制造商全稱:未知廠家 功能描述:MEMORY CONTROLLER
TSPC106AMGSB/Q66CG 制造商:未知廠家 制造商全稱:未知廠家 功能描述:MEMORY CONTROLLER
TSPC106AMGSB/Q83CE 制造商:未知廠家 制造商全稱:未知廠家 功能描述:MEMORY CONTROLLER
TSPC106AMGSB/Q83CG 制造商:未知廠家 制造商全稱:未知廠家 功能描述:MEMORY CONTROLLER
TSPC106AMGSB/T66CE 制造商:未知廠家 制造商全稱:未知廠家 功能描述:MEMORY CONTROLLER
主站蜘蛛池模板: 武城县| 望都县| 石首市| 齐齐哈尔市| 鄱阳县| 临洮县| 滨州市| 尚义县| 图们市| 德化县| 峡江县| 秦安县| 南溪县| 沙河市| 余江县| 安宁市| 玛纳斯县| 南康市| 荆门市| 绥棱县| 砀山县| 如东县| 黄山市| 博湖县| 马山县| 文安县| 兴化市| 南靖县| 黄石市| 津南区| 岑溪市| 花莲市| 郑州市| 临高县| 河间市| 依安县| 沁源县| 迁安市| 新丰县| 扬州市| 巴林左旗|