欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: XC6SLX9-2CSG324C
廠商: Xilinx Inc
文件頁數: 7/11頁
文件大小: 0K
描述: IC FPGA SPARTAN-6 9K 324CSGBGA
產品培訓模塊: S6 Family Overview
標準包裝: 126
系列: Spartan® 6 LX
LAB/CLB數: 715
邏輯元件/單元數: 9152
RAM 位總計: 589824
輸入/輸出數: 200
電源電壓: 1.14 V ~ 1.26 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 324-LFBGA,CSPBGA
供應商設備封裝: 324-CSPBGA
其它名稱: 122-1778
XC6SLX9-2CSG324C-ND
Spartan-6 Family Overview
DS160 (v2.0) October 25, 2011
Product Specification
5
Clock Management
Each Spartan-6 FPGA has up to six CMTs, each consisting of two DCMs and one PLL, which can be used individually or
cascaded.
DCM
The DCM provides four phases of the input frequency (CLKIN): shifted 0°, 90°, 180°, and 270° (CLK0, CLK90, CLK180, and
CLK270). It also provides a doubled frequency CLK2X and its complement CLK2X180. The CLKDV output provides a
fractional clock frequency that can be phase-aligned to CLK0. The fraction is programmable as every integer from 2 to 16,
as well as 1.5, 2.5, 3.5 . . . 7.5. CLKIN can optionally be divided by 2. The DCM can be a zero-delay clock buffer when a clock
signal drives CLKIN, while the CLK0 output is fed back to the CLKFB input.
Frequency Synthesis
Independent of the basic DCM functionality, the frequency synthesis outputs CLKFX and CLKFX180 can be programmed to
generate any output frequency that is the DCM input frequency (FIN) multiplied by M and simultaneously divided by D, where
M can be any integer from 2 to 32 and D can be any integer from 1 to 32.
Phase Shifting
With CLK0 connected to CLKFB, all nine CLK outputs (CLK0, CLK90, CLK180, CLK270, CLK2X, CLK2X180, CLKDV,
CLKFX, and CLKFX180) can be shifted by a common amount, defined as any integer multiple of a fixed delay. A fixed DCM
delay value (fraction of the input period) can be established by configuration and can also be incremented or decremented
dynamically.
Spread-Spectrum Clocking
The DCM can accept and track typical spread-spectrum clock inputs, provided they abide by the input clock specifications
listed in the Spartan-6 FPGA Data Sheet: DC and Switching Characteristics. Spartan-6 FPGAs can generate a spread-
spectrum clock source from a standard fixed-frequency oscillator.
PLL
The PLL can serve as a frequency synthesizer for a wider range of frequencies and as a jitter filter for incoming clocks in
conjunction with the DCMs. The heart of the PLL is a voltage-controlled oscillator (VCO) with a frequency range of
400 MHz to 1,080 MHz, thus spanning more than one octave. Three sets of programmable frequency dividers (D, M, and O)
adapt the VCO to the required application.
The pre-divider D (programmable by configuration) reduces the input frequency and feeds one input of the traditional PLL
phase comparator. The feedback divider (programmable by configuration) acts as a multiplier because it divides the VCO
output frequency before feeding the other input of the phase comparator. D and M must be chosen appropriately to keep the
VCO within its controllable frequency range.
The VCO has eight equally spaced outputs (0°, 45°, 90°, 135°, 180°, 225°, 270°, and 315°). Each can be selected to drive
one of the six output dividers, O0 to O5 (each programmable by configuration to divide by any integer from 1 to 128).
Clock Distribution
Each Spartan-6 FPGA provides abundant clock lines to address the different clocking requirements of high fanout, short
propagation delay, and extremely low skew.
Global Clock Lines
In each Spartan-6 FPGA, 16 global-clock lines have the highest fanout and can reach every flip-flop clock. Global clock lines
must be driven by global clock buffers, which can also perform glitchless clock multiplexing and the clock enable function.
Global clocks are often driven from the CMTs, which can completely eliminate the basic clock distribution delay.
I/O Clocks
I/O clocks are especially fast and serve only the localized input and output delay circuits and the I/O serializer/deserializer
(SERDES) circuits, as described in the I/O Logic section.
相關PDF資料
PDF描述
TACR685M010R CAP TANT 6.8UF 10V 20% 0805
1-1879023-7 INDUCTOR .10UH 5% 1008
DS1631U/T&R IC THERMOMETER DIG HI-PREC 8MSOP
DAM7W2S300N CONN DSUB RCPT 7W2 T/H GOLD
TACR685M006R CAP TANT 6.8UF 6.3V 20% 0805
相關代理商/技術參數
參數描述
XC6SLX9-2CSG324I 功能描述:IC FPAG SPARTAN 6 9K 324CSGBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現場可編程門陣列) 系列:Spartan® 6 LX 標準包裝:40 系列:Spartan® 6 LX LAB/CLB數:3411 邏輯元件/單元數:43661 RAM 位總計:2138112 輸入/輸出數:358 門數:- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:676-BGA 供應商設備封裝:676-FBGA(27x27)
XC6SLX9-2FT256C 制造商:Xilinx 功能描述:FPGA SPARTAN?-6 FAMILY 9152 CELLS 45NM (CMOS) TECHNOLOGY 1.2 - Trays 制造商:Xilinx 功能描述:IC FPGA SPARTAN-6 9K 256BGA 制造商:Xilinx 功能描述:IC FPGA 186 I/O 256FTBGA
XC6SLX9-2FT256I 功能描述:IC FPGA SPARTAN 6 256FTGBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現場可編程門陣列) 系列:Spartan® 6 LX 標準包裝:40 系列:Spartan® 6 LX LAB/CLB數:3411 邏輯元件/單元數:43661 RAM 位總計:2138112 輸入/輸出數:358 門數:- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:676-BGA 供應商設備封裝:676-FBGA(27x27)
XC6SLX9-2FTG256C 功能描述:IC FPAG SPARTAN 6 9K 256FTGBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現場可編程門陣列) 系列:Spartan® 6 LX 標準包裝:40 系列:Spartan® 6 LX LAB/CLB數:3411 邏輯元件/單元數:43661 RAM 位總計:2138112 輸入/輸出數:358 門數:- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:676-BGA 供應商設備封裝:676-FBGA(27x27)
XC6SLX9-2FTG256I 功能描述:IC FPAG SPARTAN 6 9K 256FTGBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現場可編程門陣列) 系列:Spartan® 6 LX 標準包裝:40 系列:Spartan® 6 LX LAB/CLB數:3411 邏輯元件/單元數:43661 RAM 位總計:2138112 輸入/輸出數:358 門數:- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:676-BGA 供應商設備封裝:676-FBGA(27x27)
主站蜘蛛池模板: 仪征市| 怀安县| 泸水县| 陵川县| 永兴县| 淮滨县| 兴国县| 抚松县| 河西区| 东乡族自治县| 雷山县| 安阳县| 忻州市| 鹤山市| 镇赉县| 兖州市| 二连浩特市| 和林格尔县| 东乌珠穆沁旗| 平利县| 泗洪县| 广昌县| 雷波县| 永寿县| 望都县| 玉环县| 周口市| 龙江县| 济阳县| 招远市| 蒙阴县| 深州市| 沙河市| 阿图什市| 晋城| 江达县| 聊城市| 乌鲁木齐县| 若尔盖县| 万载县| 紫阳县|