欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: 41C16257
廠商: Integrated Silicon Solution, Inc.
英文描述: 256K x 16 (4-MBIT) DYNAMIC RAM WITH FAST PAGE MODE
中文描述: 256K × 16(4兆位)充滿活力和快速頁面模式內存
文件頁數: 17/17頁
文件大小: 160K
代理商: 41C16257
IS41C16257
IS41LV16257
Integrated Silicon Solution, Inc. — 1-800-379-4774
9
DR004-1B
05/24/99
ISSI
Notes:
1. An initial pause of 200
s is required after power-up followed by eight RAS refresh cycle (RAS-Only or CBR) before proper device
operation is assured. The eight
RAS cycles wake-up should be repeated any time the tREF refresh requirement is exceeded.
2. VIH (MIN) and VIL (MAX) are reference levels for measuring timing of input signals. Transition times, are measured between VIH and
VIL (or between VIL and VIH) and assume to be 1 ns for all inputs.
3. In addition to meeting the transition rate specification, all input signals must transit between VIH and VIL (or between VIL and VIH)
in a monotonic manner.
4. If
CAS and RAS = VIH, data output is High-Z.
5. If
CAS = VIL, data output may contain data from the last valid READ cycle.
6. Measured with a load equivalent to one TTL gate and 50 pF.
7. Assumes that tRCD
≤ tRCD (MAX). If tRCD is greater than the maximum recommended value shown in this table, tRAC will increase by
the amount that tRCD exceeds the value shown.
8. Assumes that tRCD
≥ tRCD (MAX).
9. If
CAS is LOW at the falling edge of RAS, data out will be maintained from the previous cycle. To initiate a new cycle and clear the
data output buffer,
CAS and RAS must be pulsed for tCP.
10. Operation with the tRCD (MAX) limit ensures that tRAC (MAX) can be met. tRCD (MAX) is specified as a reference point only; if tRCD
is greater than the specified tRCD (MAX) limit, access time is controlled exclusively by tCAC.
11. Operation within the tRAD (MAX) limit ensures that tRCD (MAX) can be met. tRAD (MAX) is specified as a reference point only; if tRAD
is greater than the specified tRAD (MAX) limit, access time is controlled exclusively by tAA.
12. Either tRCH or tRRH must be satisfied for a READ cycle.
13. tOFF (MAX) defines the time at which the output achieves the open circuit condition; it is not a reference to VOH or VOL.
14. tWCS, tRWD, tAWD and tCWD are restrictive operating parameters in LATE WRITE and READ-MODIFY-WRITE cycle only. If tWCS
≥ tWCS
(MIN), the cycle is an EARLY WRITE cycle and the data output will remain open circuit throughout the entire cycle. If tRWD
≥ tRWD
(MIN), tAWD
≥ tAWD (MIN) and tCWD ≥ tCWD (MIN), the cycle is a READ-WRITE cycle and the data output will contain data read from
the selected cell. If neither of the above conditions is met, the state of I/O (at access time and until
CAS and RAS or OE go back
to VIH) is indeterminate.
OE held HIGH and WE taken LOW after CAS goes LOW result in a LATE WRITE (OE-controlled) cycle.
15. Output parameter (I/O) is referenced to corresponding
CAS input, I/O0-I/O7 by LCAS and I/O8-I/O15 by UCAS.
16. During a READ cycle, if
OE is LOW then taken HIGH before CAS goes HIGH, I/O goes open. If OE is tied permanently LOW, a LATE
WRITE or READ-MODIFY-WRITE is not possible.
17. Write command is defined as
WE going low.
18. LATE WRITE and READ-MODIFY-WRITE cycles must have both tOD and tOEH met (
OE HIGH during WRITE cycle) in order to ensure
that the output buffers will be open during the WRITE cycle. The I/Os will provide the previously written data if
CAS remains LOW
and
OE is taken back to LOW after tOEH is met.
19. The I/Os are in open during READ cycles once tOD or tOFF occur.
20. The first
χCAS edge to transition LOW.
21. The last
χCAS edge to transition HIGH.
22. These parameters are referenced to
CAS leading edge in EARLY WRITE cycles and WE leading edge in LATE WRITE or READ-
MODIFY-WRITE cycles.
23. Last falling
χCAS edge to first rising χCAS edge.
24. Last rising
χCAS edge to next cycle’s last rising χCAS edge.
25. Last rising
χCAS edge to first falling χCAS edge.
26. Each
χCAS must meet minimum pulse width.
27. Last
χCAS to go LOW.
28. I/Os controlled, regardless
UCAS and LCAS.
29. The 3 ns minimum is a parameter guaranteed by design.
30. Enables on-chip refresh and address counters.
相關PDF資料
PDF描述
41HF10 STANDARD RECOVERY DIODES
41HF100 STANDARD RECOVERY DIODES
41HF100M STANDARD RECOVERY DIODES
41HF10M STANDARD RECOVERY DIODES
41HF120 STANDARD RECOVERY DIODES
相關代理商/技術參數
參數描述
41C350Q 制造商: 功能描述: 制造商:undefined 功能描述:
41CL4-0611 制造商:Mountz Incorporated 功能描述:41CL4-0611
41CL65-0490 制造商:Mountz Incorporated 功能描述:MOUNTZ TOOLS
41CX4 功能描述:基本/快動開關 HAZARDOUS LOCATION RoHS:否 制造商:Omron Electronics 觸點形式:SPDT 執行器:Lever 電流額定值:5 A 電壓額定值 AC:250 V 電壓額定值 DC:30 V 功率額定值: 工作力:120 g IP 等級:IP 67 NEMA 額定值: 端接類型:Wire 安裝:Panel
41D10-HCM 制造商:Leviton Manufacturing Co 功能描述:
主站蜘蛛池模板: 东源县| 庄河市| 法库县| 改则县| 巧家县| 泗洪县| 墨竹工卡县| 呼图壁县| 建瓯市| 东阳市| 赤壁市| 花莲县| 绥化市| 马边| 神池县| 喀喇沁旗| 中阳县| 定结县| 农安县| 静海县| 安溪县| 金湖县| 财经| 兴仁县| 光山县| 天峻县| 蒙城县| 柞水县| 酒泉市| 鲜城| 阿拉善左旗| 泸定县| 宣城市| 嘉禾县| 申扎县| 平顺县| 南陵县| 岗巴县| 廊坊市| 府谷县| 历史|