欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: 9704-11
廠商: PEREGRINE SEMICONDUCTOR CORP
元件分類: PLL合成/DDS/VCOs
英文描述: 3.0 GHz Integer-N PLL for Rad Hard Apllications
中文描述: PHASE LOCKED LOOP, CQCC44
封裝: CERAMIC, QFJ-44
文件頁數: 8/10頁
文件大小: 247K
代理商: 9704-11
Product Specification
PE9704
Page 7 of 10
Document No. 70-0083-03
│ www.psemi.com
2003-2006 Peregrine Semiconductor Corp. All rights reserved.
Register Programming
Serial Interface Mode
Serial Interface Mode is selected by setting the
DMODE input “low”.
While the E_WR input is “low”, serial data (DATA
input), B0 to B19, is clocked into a buffer register on
the rising edge of CLOCK, LSB (B0) first. The
contents from this buffer register are transferred
into the frequency control register on the rising
edge of S_WR according to the timing diagram
shown in Figure 4. This data controls the
counters as shown in Table 7.
While the E_WR input is “high”, serial data (DATA
input), B0 to B7, is clocked into a buffer register on
the rising edge of CLOCK, LSB (B0) first. The
contents from this buffer register are transferred
into the enhancement register on the falling edge
of E_WR according to the timing diagram shown
in Figure 4. After the falling edge of E_WR, the
data provides control bits as shown in Table 8.
These bits are active when the
Enh input is “low”.
Direct Interface Mode
Direct Interface Mode is selected by setting
the DMODE input “high”. In this mode, the counter
values are set directly at external pins as shown in
Table 7 and Figure 2. All frequency control
register bits are addressable except PB (it is not
possible to bypass the ÷10/11 dual modulus
prescaler in Direct Mode).
MSB (first in)
(last in) LSB
Table 7.
Frequency Register Programming
Table 8. Enhancement Register Programming
* Data is clocked serially on CLOCK rising edge while E_WR is “low” and transferred to frequency register on S_WR rising edge.
* Program to 0
* Data is clocked serially on CLOCK rising edge while E_WR is “low” and transferred to frequency register on S_WR rising edge.
MSB (first in)
(last in) LSB
Interface
Mode
Enh
DMODE
R5
R4
M8
M7
X
M6
M5
M4
M3
M2
M1
M0
R3
R2
R1
R0
A3
A2
A1
A0
Serial*
1
0
B0
B1
B2
B3
B4
B5
B6
B7
B8
B9
B10
B11
B12
B13
B14
B15
B16
B17
B18
B19
Direct
1
R5
R4
M8
M7
0
M6
M5
M4
M3
M2
M1
M0
R3
R2
R1
R0
A3
A2
A1
A0
Interface
Mode
Enh
DMODE
Reserved*
fp output
Power
down
Counter
load
MSEL
output
fc output
PB
Serial**
0
X
B0
B1
B2
B3
B4
B5
B6
B7
相關PDF資料
PDF描述
971-36006-21 36 CONTACT(S), MALE, STRAIGHT TWO PART BOARD CONNECTOR, PRESS FIT
971-36006-31 36 CONTACT(S), MALE, STRAIGHT TWO PART BOARD CONNECTOR, PRESS FIT
971-36009-21 36 CONTACT(S), MALE, STRAIGHT TWO PART BOARD CONNECTOR, PRESS FIT
971-36009-31 36 CONTACT(S), MALE, STRAIGHT TWO PART BOARD CONNECTOR, PRESS FIT
971-36010-21 36 CONTACT(S), MALE, STRAIGHT TWO PART BOARD CONNECTOR, PRESS FIT
相關代理商/技術參數
參數描述
97042002 制造商:Laird Technologies Inc 功能描述:CSTR FRG BF
97042004 制造商:Laird Technologies Inc 功能描述:CSTR FRG AG
97042019 制造商:Laird Technologies Inc 功能描述:CSTR FRG NIB
97042031 制造商:Laird Technologies Inc 功能描述:OSTRSDRNG ECE089
970420361 功能描述:Hex Spacer Threaded M3x0.5 Steel 1.654" (42.00mm) 制造商:wurth electronics inc 系列:WA-SSTII 零件狀態:新產品 類型:六角襯墊 有絲/無絲:有螺紋 公母:母頭,母頭 螺釘,螺紋規格:M3x0.5 直徑 - 內部:- 直徑 - 外部:0.236"(6.00mm) 六角形 板間高度:1.654"(42.00mm) 長度 - 總:1.654"(42.00mm) 特性:表面貼裝型 材料:鋼 鍍層:鋅 顏色:- 重量:- 標準包裝:750
主站蜘蛛池模板: 太湖县| 云和县| 泰来县| 江永县| 保亭| 丹阳市| 柳河县| 闽侯县| 呼伦贝尔市| 塘沽区| 行唐县| 陕西省| 兖州市| 明溪县| 自贡市| 南召县| 普洱| 武陟县| 逊克县| 五寨县| 迭部县| 阜宁县| 博乐市| 高州市| 明溪县| 吴川市| 资源县| 冷水江市| 南开区| 繁昌县| 赣州市| 临武县| 冕宁县| 陇南市| 乌鲁木齐市| 镇江市| 峨眉山市| 济源市| 嘉荫县| 大化| 资中县|