欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: 9704-11
廠商: PEREGRINE SEMICONDUCTOR CORP
元件分類: PLL合成/DDS/VCOs
英文描述: 3.0 GHz Integer-N PLL for Rad Hard Apllications
中文描述: PHASE LOCKED LOOP, CQCC44
封裝: CERAMIC, QFJ-44
文件頁數: 9/10頁
文件大小: 247K
代理商: 9704-11
Product Specification
PE9704
Page 8 of 10
2003-2006 Peregrine Semiconductor Corp. All rights reserved.
Document No. 70-0083-03
│ UltraCMOS RFIC Solutions
Figure 4. Serial Interface Mode Timing Diagram
t
DHLD
t
DSU
t
ClkH
t
ClkL
t
CWR
t
PW
t
WRC
t
EC
t
CE
E_WR
DATA
CLOCK
S_WR
PD_U pulses result in an increase in VCO
frequency and
PD_D results in a decrease in VCO
frequency.
Software tools for designing the active loop filter
can be found at Peregrine’s web site:
www.psemi.com
Lock Detect Output
A lock detect signal is provided at pin LD, via the
pin CEXT (see Figure 1). CEXT is the logical “NAND”
of PD_
U and PD_D waveforms, driven through a
series 2 k
resistor. Connecting C
EXT to an
external shunt capacitor provides integration of
this signal.
Enhancement Register
The functions of the enhancement register bits are shown below. All bits are active high. Operation is
undefined if more than one output is sent to DOUT.
Table 9. Enhancement Register Bit Functionality
** Program to 0
Phase Detector Outputs
The phase detector is triggered by rising edges
from the main counter (fp) and the reference
counter (fc). It has two outputs, PD_U, and PD_D.
If the divided VCO leads the divided reference in
phase or frequency (fp leads fc), PD_D pulses
“low”. If the divided reference leads the divided
VCO in phase or frequency (fc leads fp), PD_U
pulses “low”. The width of either pulse is directly
proportional to phase offset between the two input
signals, fp and fc. The phase detector gain is
430 mV / radian.
PD_U and PD_D are designed to drive an active
loop filter which controls the VCO tune voltage.
Bit Function
Description
Bit 0
Reserved**
Bit 1
Reserved**
Bit 2
fp output
Drives the M counter output onto the DOUT output.
Bit 3
Power down
Power down of all functions except programming interface.
Bit 4
Counter load
Immediate and continuous load of counter programming.
Bit 5
MSEL output
Drives the internal dual modulus prescaler modulus select (MSEL) onto the DOUT output.
Bit 6
fc output
Drives the R counter output onto the DOUT output
Bit 7
PB
Allows Fin to bypass the 10/11 prescaler
相關PDF資料
PDF描述
971-36006-21 36 CONTACT(S), MALE, STRAIGHT TWO PART BOARD CONNECTOR, PRESS FIT
971-36006-31 36 CONTACT(S), MALE, STRAIGHT TWO PART BOARD CONNECTOR, PRESS FIT
971-36009-21 36 CONTACT(S), MALE, STRAIGHT TWO PART BOARD CONNECTOR, PRESS FIT
971-36009-31 36 CONTACT(S), MALE, STRAIGHT TWO PART BOARD CONNECTOR, PRESS FIT
971-36010-21 36 CONTACT(S), MALE, STRAIGHT TWO PART BOARD CONNECTOR, PRESS FIT
相關代理商/技術參數
參數描述
97042002 制造商:Laird Technologies Inc 功能描述:CSTR FRG BF
97042004 制造商:Laird Technologies Inc 功能描述:CSTR FRG AG
97042019 制造商:Laird Technologies Inc 功能描述:CSTR FRG NIB
97042031 制造商:Laird Technologies Inc 功能描述:OSTRSDRNG ECE089
970420361 功能描述:Hex Spacer Threaded M3x0.5 Steel 1.654" (42.00mm) 制造商:wurth electronics inc 系列:WA-SSTII 零件狀態:新產品 類型:六角襯墊 有絲/無絲:有螺紋 公母:母頭,母頭 螺釘,螺紋規格:M3x0.5 直徑 - 內部:- 直徑 - 外部:0.236"(6.00mm) 六角形 板間高度:1.654"(42.00mm) 長度 - 總:1.654"(42.00mm) 特性:表面貼裝型 材料:鋼 鍍層:鋅 顏色:- 重量:- 標準包裝:750
主站蜘蛛池模板: 修水县| 芦山县| 屯门区| 江津市| 阿克陶县| 湘西| 山阳县| 安龙县| 仙居县| 镇平县| 浮山县| 大同市| 桦甸市| 旺苍县| 平谷区| 江津市| 长子县| 金坛市| 清徐县| 呼伦贝尔市| 永德县| 教育| 宁化县| 闽侯县| 龙泉市| 兰西县| 牡丹江市| 九台市| 阿克| 西藏| 阳朔县| 高青县| 怀宁县| 天祝| 望谟县| 柘荣县| 昭通市| 东乡县| 黔西县| 抚松县| 平乐县|