欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: AD7705EB
廠商: Analog Devices, Inc.
英文描述: Precision Zero-Drift Operational Amplifier with Internal Capacitors; Package: SO; No of Pins: 8; Temperature Range: 0°C to +70°C
中文描述: 3伏/ 5伏1毫瓦2-/3-Channel 16位Σ-Δ模數(shù)轉(zhuǎn)換器(264.12十一)
文件頁數(shù): 3/32頁
文件大小: 264K
代理商: AD7705EB
–3–
REV. A
AD7705/AD7706
Parameter
B Version
1
Units
Conditions/Comments
LOGIC OUTPUTS (Including MCLK OUT)
V
OL
, Output Low Voltage
V
OL
, Output Low Voltage
V
OH
, Output High Voltage
V
, Output High Voltage
Floating State Leakage Current
Floating State Output Capacitance
13
Data Output Coding
0.4
0.4
4
V
–0.6
±
10
9
Binary
Offset Binary
V max
V max
V min
V min
μ
A max
pF typ
I
SINK
= 800
μ
A Except for MCLK OUT.
12
V
DD
= 5 V.
I
SINK
= 100
μ
A Except for MCLK OUT.
12
V
DD
= 3 V.
I
SOURCE
= 200
μ
A Except for MCLK OUT.
12
DD
= 5 V.
I
SOURCE
= 100
μ
A Except for MCLK OUT.
12
V
DD
= 3 V.
Unipolar Mode
Bipolar Mode
SYSTEM CALIBRATION
Positive Full-Scale Calibration Limit
14
Negative Full-Scale Calibration Limit
14
Offset Calibration Limit
14
Input Span
(1.05
×
V
REF
)/GAIN
–(1.05
×
V
REF
)/GAIN
–(1.05
×
V
REF
)/GAIN
(0.8
×
V
REF
(2.1
×
V
REF
)/GAIN
V max
V max
V max
V min
V max
GAIN Is the Selected PGA Gain (1 to 128)
GAIN Is the Selected PGA Gain (1 to 128)
GAIN Is the Selected PGA Gain (1 to 128)
GAIN Is the Selected PGA Gain (1 to 128)
GAIN Is the Selected PGA Gain (1 to 128)
POWER REQUIREMENTS
V
DD
Voltage
Power Supply Currents
16
+2.7 to +3.3
V min to V max
For Specified Performance
Digital I/Ps = 0V or V
DD
. External MCLK IN and
CLK DIS = 1
BUF Bit = 0. f
CLKIN
= 1MHz. Gains of 1 to 128
BUF Bit = 1. f
CLKIN
= 1MHz. Gains of 1 to 128
BUF Bit = 0. f
CLKIN
= 2.4576MHz. Gains of 1 to 4
BUF Bit = 0. f
CLKIN
= 2.4576MHz. Gains of 8 to 128
BUF Bit = 1. f
CLKIN
= 2.4576MHz. Gains of 1 to 4
BUF Bit = 1. f
CLKIN
= 2.4576MHz. Gains of 8 to 128
For Specified Performance
Digital I/Ps = 0V or V
DD
. External MCLK IN and
CLK DIS = 1.
BUF Bit = 0. f
CLKIN
= 1MHz. Gains of 1 to 128
BUF Bit = 1. f
CLKIN
= 1MHz. Gains of 1 to 128
BUF Bit = 0. f
CLKIN
= 2.4576MHz. Gains of 1 to 4
BUF Bit = 0. f
CLKIN
= 2.4576MHz. Gains of 8 to 128
BUF Bit = 1. f
CLKIN
= 2.4576MHz. Gains of 1 to 4
BUF Bit = 1. f
CLKIN
= 2.4576MHz. Gains of 8 to 128
External MCLK IN = 0 V or V
DD
. V
DD
= 5 V. See Figure 9
External MCLK IN = 0 V or V
DD
. V
DD
= 3 V
0.32
0.6
0.4
0.6
0.7
1.1
+4.75 to +5.25
mA max
mA max
mA max
mA max
mA max
mA max
V min to V max
V
DD
Voltage
Power Supply Currents
16
0.45
0.7
0.6
0.85
0.9
1.3
16
8
See Note 19
mA max
mA max
mA max
mA max
mA max
mA max
μ
A max
μ
A max
dB typ
Standby (Power-Down) Current
17
Power Supply Rejection
18
NOTES
Temperature range as follows: B Version, –40
°
C to +85
°
C.
2
These numbers are established from characterization or design at initial product release.
3
A calibration is effectively a conversion so these errors will be of the order of the conversion noise shown in Tables I and III. This applies after calibration at the
temperature of interest.
4
Recalibration at any temperature will remove these drift errors.
5
Positive Full-Scale Error includes Zero-Scale Errors (Unipolar Offset Error or Bipolar Zero Error) and applies to both unipolar and bipolar input ranges.
6
Full-Scale Drift includes Zero-Scale Drift (Unipolar Offset Drift or Bipolar Zero Drift) and applies to both unipolar and bipolar input ranges.
7
Gain Error does not include Zero-Scale Errors. It is calculated as Full-Scale Error–Unipolar Offset Error for unipolar ranges and Full-Scale Error–Bipolar Zero Error for
bipolar ranges.
8
Gain Error Drift does not include Unipolar Offset Drift/Bipolar Zero Drift. It is effectively the drift of the part if zero scale calibrations only were performed.
9
This common-mode voltage range is allowed provided that the input voltage on analog inputs does not go more positive than V
DD
+ 30 mV or go more negative than
GND – 30mV. Parts are functional with voltages down to GND – 200 mV, but with increased leakage at high temperature.
10
The analog input voltage range on AIN(+) is given here with respect to the voltage on AIN(–) on the AD7705 and is given with respect to the COMMON input on the
AD7706. The absolute voltage on the analog inputs should not go more positive than V
DD
+ 30mV, or go more negative than GND– 30mV for specified performance, input
voltages of GND – 200 mV can be accommodated, but with increased leakage at high temperature.
11
V
REF
= REF IN(+) – REF IN(–).
12
These logic output levels apply to the MCLK OUT only when it is loaded with one CMOS load.
13
Sample tested at +25
°
C to ensure compliance.
14
After calibration, if the analog input exceeds positive full scale, the converter will output all 1s. If the analog input is less than negative full scale, the device will output all 0s.
15
These calibration and span limits apply provided the absolute voltage on the analog inputs does not exceed V
DD
+ 30mV or go more negative than GND – 30mV. The offset
calibration limit applies to both the unipolar zero point and the bipolar zero point.
16
When using a crystal or ceramic resonator across the MCLK pins as the clock source for the device, the V
DD
current and power dissipation will vary depending on the crystal or
resonator type (see Clocking and Oscillator Circuit section).
17
If the external master clock continues to run in standby mode, the standby current increases to 150
μ
A typical at 5 V and 75
μ
A at 3 V. When using a crystal or ceramic
resonator across the MCLK pins as the clock source for the device, the internal oscillator continues to run in standby mode and the power dissipation depends on the crystal
or resonator type (see Standby Mode section).
18
Measured at dc and applies in the selected passband. PSRR at 50Hz will exceed 120dB with filter notches of 25 Hz or 50Hz. PSRR at 60Hz will exceed 120dB with filter
notches of 20 Hz or 60Hz.
19
PS
RR depends on both gain and V
DD
.
Gain
V
DD
= 3 V
V
DD
= 5 V
1
86
90
2
78
78
4
85
84
8–128
93
91
Specifications subject to change without notice.
相關(guān)PDF資料
PDF描述
AD7706* 3 V/5 V. 1 mW 2-/3-Channel 16-Bit. Sigma-Delta ADCs
AD7706EB High Performance Switched Capacitor Universal Filter; Package: PDIP; No of Pins: 14; Temperature Range: 0°C to +70°C
AD7706(中文) 3 V/5 V, 1 Mw 2-/3-Channel 16-Bit, Sigma-Delta ADCs(三輸入通道16位A/D轉(zhuǎn)換器)
AD7705(中文) 3 V/5 V, 1 Mw 2-/3-Channel 16-Bit, Sigma-Delta ADCs(完全差分輸入通道16位A/D轉(zhuǎn)換器)
AD7707BR 3 V/5 V, +-10 V Input Range, 1 mW 3-Channel 16-Bit, Sigma-Delta ADC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7706 制造商:AD 制造商全稱:Analog Devices 功能描述:3 V/5 V, 1 mW 2-/3-Channel 16-Bit, Sigma-Delta ADCs
AD7706BN 功能描述:IC ADC 16BIT 3CH 16-DIP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:2,500 系列:- 位數(shù):12 采樣率(每秒):3M 數(shù)據(jù)接口:- 轉(zhuǎn)換器數(shù)目:- 功率耗散(最大):- 電壓電源:- 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:SOT-23-6 供應(yīng)商設(shè)備封裝:SOT-23-6 包裝:帶卷 (TR) 輸入數(shù)目和類型:-
AD7706BNZ 功能描述:IC ADC 16BIT 3CHAN 16DIP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 其它有關(guān)文件:TSA1204 View All Specifications 標準包裝:1 系列:- 位數(shù):12 采樣率(每秒):20M 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):155mW 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-TQFP 供應(yīng)商設(shè)備封裝:48-TQFP(7x7) 包裝:Digi-Reel® 輸入數(shù)目和類型:4 個單端,單極;2 個差分,單極 產(chǎn)品目錄頁面:1156 (CN2011-ZH PDF) 其它名稱:497-5435-6
AD7706BNZ1 制造商:AD 制造商全稱:Analog Devices 功能描述:3 V/5 V, 1 mW, 2-/3-Channel, 16-Bit, Sigma-Delta ADCs
主站蜘蛛池模板: 嵊泗县| 儋州市| 康平县| 五台县| 永宁县| 庆云县| 房产| 云阳县| 南和县| 将乐县| 岳普湖县| 景德镇市| 湾仔区| 元江| 衢州市| 稷山县| 定陶县| 洛隆县| 贡嘎县| 海安县| 尼玛县| 嘉祥县| 磴口县| 镇安县| 浦北县| 和顺县| 启东市| 五莲县| 邳州市| 剑川县| 工布江达县| 专栏| 金山区| 龙江县| 任丘市| 靖边县| 尉氏县| 大厂| 高密市| 民权县| 徐闻县|