欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD7724
廠商: Analog Devices, Inc.
英文描述: Dual CMOS Modulators
中文描述: 調制器雙通道CMOS
文件頁數: 10/14頁
文件大小: 552K
代理商: AD7724
REV. A
AD7724
–10–
CIRCUIT DESCRIPTION
The AD7724 employs a sigma-delta conversion technique to
convert the analog input into a digital pulse train. The analog
input is continuously sampled by a switched capacitor modulator
at twice the rate of the clock input frequency (2 f
MCLK
). The
digital data that represents the analog input is in the ones’ den-
sity of the bit stream at the output of the sigma-delta modulator.
The modulator outputs the bit stream at a data rate equal to f
MCLK
.
Due to the high oversampling rate, which spreads the quantiza-
tion noise from 0 to f
MCLK
/2, the noise energy contained in the
band of interest is reduced (Figure 21a). To reduce the quantiza-
tion noise further, a high order modulator is employed to shape
the noise spectrum, so that most of the noise energy is shifted
out of the band of interest (Figure 21b).
BAND OF INTEREST
f
MCLK
/2
BAND OF INTEREST
a.
b.
f
MCLK
/2
QUANTIZATION NOISE
NOISE SHAPING
Figure 21. Sigma-Delta ADC
USING THE AD7724
ADC Differential Inputs
The AD7724 uses differential inputs to provide common-mode
noise rejection (i.e., the converted result will correspond to the
differential voltage between the two inputs). The absolute volt-
age on both inputs must lie between AGND and AVDD.
In the unipolar mode, the full scale-input range (VIN(+) –
VIN(–)) is 0 V to V
REF
. In the bipolar mode configuration, the
full-scale analog input range is
±
V
REF
/2. The bipolar mode
allows complementary input signals. Alternatively, VIN(–) can
be connected to a dc bias voltage to allow a single-ended input
on VIN(+) equal to V
BIAS
±
V
REF
/2.
Differential Inputs
The analog input to the modulator is a switched capacitor design.
The analog input is converted into charge by highly linear sam-
pling capacitors. A simplified equivalent circuit diagram of the
analog input is shown in Figure 22. A signal source driving the
analog input must be able to provide the charge onto the sam-
pling capacitors every half MCLK cycle and settle to the required
accuracy within the next half cycle.
f
A
f
B
f
A
f
B
2pF
2pF
AC
GROUND
500
V
f
A
f
B
f
A
f
B
MCLK
VIN(+)
VIN(–)
500
V
Figure 22. Analog Input Equivalent Circuit
Since the AD7724 samples the differential voltage across its
analog inputs, low noise performance is attained with an input
circuit that provides low differential mode noise at each input.
The amplifiers used to drive the analog inputs play a critical role
in attaining the high performance available from the AD7724.
When a capacitive load is switched onto the output of an op
amp, the amplitude will momentarily drop. The op amp will try
to correct the situation and, in the process, hits its slew rate
limit. This nonlinear response, which can cause excessive ring-
ing, can lead to distortion. To remedy the situation, a low-pass
RC filter can be connected between the amplifier and the input
to the AD7724 as shown in Figure 23. The external capacitor at
each input aids in supplying the current spikes created during
the sampling process. The resistor in the diagram, as well as
creating a pole for the antialiasing, isolates the op amp from the
transient nature of the load.
ANALOG
INPUT
R
C
VIN(+)
VIN(–)
R
C
Figure 23. Simple RC Antialiasing Circuit
The differential input impedance of the AD7724 switched capaci-
tor input varies as a function of the MCLK frequency, given by
the equation:
Z
IN
= 10
9
/(8
f
MCLK
)
k
Even though the voltage on the input sampling capacitors may
not have enough time to settle to the accuracy indicated by the
resolution of the AD7724, as long as the sampling capacitor
charging follows the exponential curve of RC circuits, only the
gain accuracy suffers if the input capacitor is switched away too
early.
相關PDF資料
PDF描述
AD7725 16-Bit 900 kSPS ADC with a Programmable Postprocessor
AD7725BS 16-Bit 900 kSPS ADC with a Programmable Postprocessor
AD7729 Dual Sigma-Delta ADC with Auxiliary DAC
AD7729AR Dual Sigma-Delta ADC with Auxiliary DAC
AD7729ARU Dual Sigma-Delta ADC with Auxiliary DAC
相關代理商/技術參數
參數描述
AD7724ACPZ 功能描述:IC MOD SIGMA-DELTA DUAL 制造商:analog devices inc. 系列:* 零件狀態:上次購買時間 標準包裝:1
AD7724ACPZ-REEL 功能描述:IC MOD SIGMA-DELTA DUAL 制造商:analog devices inc. 系列:* 零件狀態:上次購買時間 標準包裝:1
AD7724AST 制造商:Analog Devices 功能描述:ADC Dual Delta-Sigma 30Msps 15-bit Serial 48-Pin LQFP
AD7724AST-REEL 制造商:Analog Devices 功能描述:ADC Dual Delta-Sigma 30Msps 15-bit Serial 48-Pin LQFP T/R
AD7724ASTZ 功能描述:IC MOD SIGMA-DELTA DUAL 48LQFP RoHS:是 類別:集成電路 (IC) >> 數據采集 - ADCs/DAC - 專用型 系列:- 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:50 系列:- 類型:數據采集系統(DAS) 分辨率(位):16 b 采樣率(每秒):21.94k 數據接口:MICROWIRE?,QSPI?,串行,SPI? 電壓電源:模擬和數字 電源電壓:1.8 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:40-WFQFN 裸露焊盤 供應商設備封裝:40-TQFN-EP(6x6) 包裝:托盤
主站蜘蛛池模板: 桐柏县| 东丰县| 榆树市| 佛教| 万载县| 巴东县| 荥阳市| 铜山县| 尉犁县| 府谷县| 东明县| 太仆寺旗| 三穗县| 新密市| 革吉县| 河南省| 屯昌县| 汾西县| 广宁县| 财经| 通辽市| 萍乡市| 梁平县| 新源县| 芷江| 分宜县| 长海县| 苍山县| 蓬溪县| 南丹县| 师宗县| 铁力市| 涞源县| 黄大仙区| 景泰县| 中西区| 郓城县| 阿拉善右旗| 蒲城县| 蕲春县| 盐山县|