欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: AD7853L*
廠商: Analog Devices, Inc.
英文描述: Single Supply V.35 Transceiver; Package: SO; No of Pins: 28; Temperature Range: -40°C to +85°C
中文描述: 3 V至5 V單電源。 200 kSPS的12位采樣ADC
文件頁數(shù): 15/34頁
文件大?。?/td> 350K
REV. B
–15–
AD7853/AD7853L
DC/AC Applications
For dc applications high source impedances are acceptable,
provided there is enough acquisition time between conversions
to charge the 20 pF capacitor. The acquisition time can be
calculated from the above formula for different source imped-
ances. For example with R
IN
= 5 k
, the required acquisition
time will be 922 ns.
For ac applications, removing high frequency components from
the analog input signal is recommended by use of an RC low-
pass filter on the AIN(+) pin, as shown in Figure 13. In applica-
tions where harmonic distortion and signal to noise ratio are
critical, the analog input should be driven from a low impedance
source. Large source impedances will significantly affect the ac
performance of the ADC. This may necessitate the use of an
input buffer amplifier. The choice of the op amp will be a func-
tion of the particular application.
When no amplifier is used to drive the analog input the source
impedance should be limited to low values. The maximum
source impedance will depend on the amount of total harmonic
distortion (THD) that can be tolerated. The THD will increase
as the source impedance increases and performance will degrade.
Figure 12 shows a graph of the Total Harmonic Distortion vs.
analog input signal frequency for different source impedances.
With the setup as in Figure 13, the THD is at the –90dB level.
With a source impedance of 1 k
and no capacitor on the AIN(+)
pin, the THD increases with frequency.
INPUT FREQUENCY – kHz
–72
–76
–92
0
100
T
20
40
60
80
–80
–84
–88
R
IN
= 1k
V
R
= 50
V
, 10nF
AS IN FIGURE 13
THD VS. FREQUENCY FOR DIFFERENT
SOURCE IMPEDANCES
Figure 12. THD vs. Analog Input Frequency
In a single supply application (both 3 V and 5 V), the V+ and
V– of the op amp can be taken directly from the supplies to the
AD7853/AD7853L which eliminates the need for extra external
power supplies. When operating with rail-to-rail inputs and
outputs at frequencies greater than 10 kHz, care must be taken
in selecting the particular op amp for the application. In particu-
lar, for single supply applications the input amplifiers should be
connected in a gain of –1 arrangement to get the optimum per-
formance. Figure 13 shows the arrangement for a single supply
application with a 50
and 10 nF low-pass filter (cutoff fre-
quency 320 kHz) on the AIN(+) pin. Note that the 10nF is a
capacitor with good linearity to ensure good ac performance.
Recommended single supply op amps are the AD820 and the
AD820-3 V.
TYPICAL CONNECTION DIAGRAM
Figure 10 shows a typical connection diagram for the AD7853/
AD7853L. The DIN line is tied to DGND so that no data is
written to the part. The AGND and the DGND pins are con-
nected together at the device for good noise suppression. The
CAL
pin has a 0.01
μ
F capacitor to enable an automatic self-
calibration on power-up. The SCLK and
SYNC
are configured
as outputs by having SM1 and SM2 at DV
DD
. The conversion
result is output in a 16-bit word with four leading zeros followed
by the MSB of the 12-bit result. Note that after the AV
DD
and
DV
DD
power-up, the part will require approximately 150 ms for
the internal reference to settle and for the automatic calibration
on power-up to be completed.
For applications where power consumption is a major concern,
the
SLEEP
pin can be connected to DGND. See Power-Down
section for more detail on low power applications.
ANALOG INPUT
The equivalent circuit of the analog input section is shown in
Figure 11. During the acquisition interval the switches are both
in the track position and the AIN(+) charges the 20 pF capaci-
tor through the 125
resistance. On the rising edge of
CONVST
switches SW1 and SW2 go into the hold position retaining
charge on the 20 pF capacitor as a sample of the signal on
AIN(+). The AIN(–) is connected to the 20 pF capacitor, and
this unbalances the voltage at Node A at the input of the com-
parator. The capacitor DAC adjusts during the remainder of the
conversion cycle to restore the voltage at Node A to the correct
value. This action transfers a charge, representing the analog
input signal, to the capacitor DAC which in turn forms a digital
representation of the analog input signal. The voltage on the
AIN(–) pin directly influences the charge transferred to the
capacitor DAC at the hold instant. If this voltage changes dur-
ing the conversion period, the DAC representation of the analog
input voltage will be altered. Therefore it is most important that
the voltage on the AIN(–) pin remains constant during the con-
version period. Furthermore, it is recommended that the AIN(–)
pin is always connected to AGND or to a fixed dc voltage.
AIN(+)
AIN(–)
125
V
20pF
TRACK
HOLD
CAPACITOR
DAC
COMPARATOR
HOLD
TRACK
C
REF2
125
V
SW1
SW2
NODE A
Figure 11. Analog Input Equivalent Circuit
Acquisition Time
The track and hold amplifier enters its tracking mode on the
falling edge of the BUSY signal. The time required for the track
and hold amplifier to acquire an input signal will depend on
how quickly the 20 pF input capacitance is charged. The acqui-
sition time is calculated using the formula:
t
ACQ
= 9
×
(R
IN
+ 125
)
×
20
pF
where
R
IN
is the source impedance of the input signal, and 125
,
20
pF
is the input R, C.
相關(guān)PDF資料
PDF描述
AD7853L 3 V to 5 V Single Supply, 200 kSPS 12-Bit Sampling ADCs(單電源,200kSPS 12位采樣A/D轉(zhuǎn)換器)
AD7853 3 V to 5 V Single Supply, 200 KSPS 12-Bit Sampling ADCs(單電源,200kSPS 12位采樣A/D轉(zhuǎn)換器)
AD7853AN 3 V to 5 V Single Supply, 200 kSPS 12-Bit Sampling ADCs
AD7853AR 3 V to 5 V Single Supply, 200 kSPS 12-Bit Sampling ADCs
AD7853ARS 3 V to 5 V Single Supply, 200 kSPS 12-Bit Sampling ADCs
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7853LAN 制造商:Analog Devices 功能描述:ADC Single SAR 100ksps 12-bit Serial 24-Pin PDIP 制造商:Analog Devices 功能描述:ADC SGL SAR 100KSPS 12-BIT SERL 24PDIP - Rail/Tube 制造商:Rochester Electronics LLC 功能描述:SELF CAL. SERIAL 12 BIT ADC I.C. - Bulk 制造商:Analog Devices 功能描述:IC 12BIT ADC 7853 DIP24 制造商:Analog Devices 功能描述:3 V to 5 V Single Supply, 200 kSPS 12-Bit Sampling ADCs
AD7853LANZ 功能描述:IC ADC 12BIT SRL 200KSPS 24-DIP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標準包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應商設(shè)備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個單端,單極;1 個單端,雙極
AD7853LAR 功能描述:IC ADC 12BIT SRL 200KSPS 24-SOIC RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標準包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應商設(shè)備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個單端,單極;1 個單端,雙極
AD7853LAR-REEL 功能描述:IC ADC 12BIT SRL 200KSPS 24-SOIC RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:2,500 系列:- 位數(shù):12 采樣率(每秒):3M 數(shù)據(jù)接口:- 轉(zhuǎn)換器數(shù)目:- 功率耗散(最大):- 電壓電源:- 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:SOT-23-6 供應商設(shè)備封裝:SOT-23-6 包裝:帶卷 (TR) 輸入數(shù)目和類型:-
主站蜘蛛池模板: 巢湖市| 宜宾市| 恭城| 安龙县| 仙居县| 澳门| 弥勒县| 沁水县| 大安市| 桐庐县| 乌审旗| 伊宁市| 贺州市| 上蔡县| 龙江县| 雷山县| 东乡县| 沙湾县| 漳州市| 丹凤县| 永春县| 犍为县| 三河市| 信阳市| 前郭尔| 肇州县| 盐城市| 金沙县| 甘泉县| 沙田区| 利辛县| 苏尼特右旗| 东山县| 齐齐哈尔市| 任丘市| 和硕县| 绥阳县| 上蔡县| 陈巴尔虎旗| 永仁县| 潜山县|