欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD7854L*
廠商: Analog Devices, Inc.
英文描述: 3.3V/5V Low Power RS232 3-Driver/5-Receiver Transceiver; Package: SSOP; No of Pins: 28; Temperature Range: 0°C to +70°C
中文描述: 3 V至5 V單電源。 200 kSPS的12位采樣ADC
文件頁數: 22/28頁
文件大小: 264K
AD7854/AD7854L
22
REV. B
System Gain and Offset Interaction
The architecture of the AD7854/AD7854L leads to an interac-
tion between the system offset and gain errors when a system
calibration is performed. Therefore it is recommended to perform
the cycle of a system offset calibration followed by a system gain
calibration twice. When a system offset calibration is performed,
the system offset error is reduced to zero. If this is followed by a
system gain calibration, then the system gain error is now zero,
but the system offset error is no longer zero. A second sequence
of system offset error calibration followed by a system gain cali-
bration is necessary to reduce system offset error to below the
12-bit level. The advantage of doing separate system offset and
system gain calibrations is that the user has more control over
when the analog inputs need to be at the required levels, and the
CONVST
signal does not have to be used.
Alternatively, a system (gain + offset) calibration can be per-
formed. At the end of one system (gain + offset) calibration, the
system offset error is zero, while the system gain error is reduced
from its initial value. Three system (gain + offset) calibrations
are required to reduce the system gain error to below the 12-bit
error level. There is never any need to perform more than three
system (gain + offset) calibrations.
In bipolar mode the midscale error is adjusted for an offset cali-
bration and the positive full-scale error is adjusted for the gain
calibration; in unipolar mode the zero-scale error is adjusted for
an offset calibration and the positive full-scale error is adjusted
for a gain calibration.
System Calibration Timing
The timing diagram in Figure 33 is for a software full system
calibration. It may be easier in some applications to perform
separate gain and offset calibrations so that the
CONVST
bit in
the control register does not have to be programmed in the
middle of the system calibration sequence. Once the write to the
control register setting the bits for a full system calibration is
completed, calibration of the internal DAC is initiated and the
BUSY line goes high. The full-scale system voltage should be
applied to the analog input pins, AIN(+) and AIN(
) at the start
of calibration. The BUSY line goes low once the DAC and
system gain calibration are complete. Next the system offset
voltage should be applied across the AIN(+) and AIN(
) pins
for a minimum setup time (t
SETUP
) of 100 ns before the rising
edge of
CS
. This second write to the control register sets the
CONVST
bit to 1 and at the end of this write operation the
BUSY signal is triggered high (note that a
CONVST
pulse can
be applied instead of this second write to the control register).
The BUSY signal is low after a time t
CAL2
when the system offset
calibration section is complete. The full system calibration is now
complete.
The timing for a system (gain + offset) calibration is very similar
to that of Figure 33, the only difference being that the time t
CAL1
is
replaced by a shorter time of the order of t
CAL2
as the internal
DAC is not calibrated. The BUSY signal signifies when the gain
calibration is finished and when the part is ready for the offset
calibration.
CONVST BIT SET
TO 1 IN CONTROL
REGISTER
t
23
DATA LATCHED INTO
CONTROL REGISTER
Hi-Z
Hi-Z
Hi-Z
t
CAL1
t
23
t
SETUP
V
OFFSET
V
SYSTEM FULL SCALE
DATA
CS
WR
DATA
BUSY
AIN
DATA
t
CAL2
Figure 33. Timing Diagram for Full System Calibration
The timing diagram for a system offset or system gain calibra-
tion is shown in Figure 34. Here again a write to the control
register initiates the calibration sequence. At the end of the con-
trol register write operation the BUSY line goes high and it stays
high until the calibration sequence is finished. The analog input
should be set at the correct level for a minimum setup time
(t
SETUP
) of 100 ns before the
CS
rising edge and stay at the cor-
rect level until the BUSY signal goes low.
t
23
Hi-Z
Hi-Z
DATA LATCHED INTO
CONTROL REGISTER
t
SETUP
t
CAL2
DATA
VALID
V
SYSTEM FULL SCALE
OR V
OFFSET
CS
WR
DATA
BUSY
AIN
Figure 34. Timing Diagram for System Gain or System
Offset Calibration
相關PDF資料
PDF描述
AD7854BR 3 V to 5 V Single Supply, 200 kSPS 12-Bit Sampling ADCs
AD7854AR 3 V to 5 V Single Supply, 200 kSPS 12-Bit Sampling ADCs
AD7854L 12-Bit Sampling ADC(單電源,200kSPS 12位采樣A/D轉換器)
AD7854 12-Bit Sampling ADC(單電源,200kSPS 12位采樣A/D轉換器)
AD7858LARS 3 V to 5 V Single Supply, 200 kSPS 8-Channel, 12-Bit Sampling ADC
相關代理商/技術參數
參數描述
AD7854LAQ 制造商:Rochester Electronics LLC 功能描述:12 BIT SINGLE CHANNEL PARALLEL ADC I.C. - Bulk
AD7854LAR 制造商:Analog Devices 功能描述:ADC Single SAR 100ksps 12-bit Parallel 28-Pin SOIC W 制造商:Rochester Electronics LLC 功能描述:12-BIT SINGLE CHANNEL PARALLEL ADC I.C. - Bulk
AD7854LAR-REEL 制造商:Analog Devices 功能描述:ADC Single SAR 100ksps 12-bit Parallel 28-Pin SOIC W T/R 制造商:Analog Devices 功能描述:ADC SGL SAR 100KSPS 12-BIT PARALLEL 28SOIC W - Tape and Reel
AD7854LARS 功能描述:IC ADC 12BIT PARALLEL LP 28-SSOP RoHS:否 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:2,500 系列:- 位數:12 采樣率(每秒):3M 數據接口:- 轉換器數目:- 功率耗散(最大):- 電壓電源:- 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:SOT-23-6 供應商設備封裝:SOT-23-6 包裝:帶卷 (TR) 輸入數目和類型:-
主站蜘蛛池模板: 西吉县| 鄱阳县| 镇巴县| 台北县| 大港区| 中卫市| 陕西省| 安义县| 江永县| 吉隆县| 黄浦区| 朝阳市| 桃园市| 榆树市| 城口县| 江都市| 济南市| 天水市| 平乡县| 安平县| 合肥市| 临江市| 青岛市| 阜阳市| 金溪县| 江口县| 平江县| 尼玛县| 涟源市| 大余县| 霍城县| 互助| 沿河| 武义县| 华蓥市| 嘉禾县| 横山县| 霍林郭勒市| 开封市| 香格里拉县| 巧家县|