欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD7858LBN
廠商: ANALOG DEVICES INC
元件分類: ADC
英文描述: 3 V to 5 V Single Supply, 200 kSPS 8-Channel, 12-Bit Sampling ADC
中文描述: 8-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, PDIP24
封裝: 0.300 INCH, PLASTIC, DIP-24
文件頁數: 22/32頁
文件大小: 315K
代理商: AD7858LBN
REV. B
–22–
AD7858/AD7858L
Figure 27 shows a system gain calibration (assuming a system
full scale greater than the reference voltage) where the analog
input range has been increased after the system gain calibration
is completed. A system full-scale voltage less than the reference
voltage may also be accounted for by a system gain calibration.
MAX SYSTEM FULL SCALE
IS 2.5% FROM V
REF
AGND
SYS F.S.
V
REF
1LSB
ANALOG
INPUT
RANGE
SYSTEM GAIN
CALIBRATION
MAX SYSTEM FULL SCALE
IS 2.5% FROM V
REF
AGND
SYS F.S.
V
REF
1LSB
ANALOG
INPUT
RANGE
Figure 27. System Gain Calibration
Finally in Figure 28 both the system offset and gain are ac-
counted for by the a system offset followed by a system gain
calibration. First the analog input range is shifted upwards by
the positive system offset and then the analog input range is
adjusted at the top end to account for the system full scale.
MAX SYSTEM OFFSET
IS 5% OF V
REF
V
REF
1LSB
SYS OFFSET
AGND
ANALOG
INPUT
RANGE
SYSTEM OFFSET
CALIBRATION
FOLLOWED BY
SYSTEM GAIN
CALIBRATION
MAX SYSTEM OFFSET
IS 5% OF V
REF
SYS OFFSET
AGND
SYS F.S.
V
REF
1LSB
ANALOG
INPUT
RANGE
MAX SYSTEM FULL SCALE
IS 2.5% FROM V
REF
V
REF
+ SYS OFFSET
MAX SYSTEM FULL SCALE
IS 2.5% FROM V
REF
SYS F.S.
Figure 28. System (Gain + Offset) Calibration
System Gain and Offset Interaction
The inherent architecture of the AD7858/AD7858L leads to an
interaction between the system offset and gain errors when a
system calibration is performed. Therefore, it is recommended
to perform the cycle of a system offset calibration followed by a
system gain calibration twice. Separate system offset and system
gain calibrations reduce the offset and gain errors to at least the
12-bit level. By performing a system offset
CAL
first and a
system gain calibration second, priority is given to reducing the
gain error to zero before reducing the offset error to zero. If the
system errors are small, a system offset calibration would be
performed, followed by a system gain calibration. If the system
errors are large (close to the specified limits of the calibration
range), this cycle would be repeated twice to ensure that the
offset and gain errors were reduced to at least the 12-bit level.
The advantage of doing separate system offset and system gain
calibrations is that the user has more control over when the
analog inputs need to be at the required levels, and the
CONVST
signal does not have to be used.
Alternatively, a system (gain + offset) calibration can be
performed. It is recommended to perform three system (gain +
offset) calibrations to reduce the offset and gain errors to the
12-bit level. For the system (gain + offset) calibration priority is
given to reducing the offset error to zero before reducing the
gain error to zero. Thus if the system errors are small then two
system (gain + offset) calibrations will be sufficient. If the sys-
tem errors are large (close to the specified limits of the calibra-
tion range) three system (gain + offset) calibrations may be
required to reduced the offset and gain errors to at least the 12-
bit level. There will never be any need to perform more than
three system (offset + gain) calibrations.
The zero scale error is adjusted for an offset calibration and the
positive full-scale error is adjusted for a gain calibration.
System Calibration Timing
The calibration timing diagram in Figure 29 is for a full system
calibration where the falling edge of
CAL
initiates an internal
reset before starting a calibration (
note that if the part is in power-
down mode the
CAL
pulsewidth must take account of the power-up
time
). If a full system calibration is to be performed in software
it is easier to perform separate gain and offset calibrations so
that the CONVST bit in the control register does not have to be
programmed in the middle of the system calibration sequence.
The rising edge of
CAL
starts calibration of the internal DAC
and causes the BUSY line to go high. If the control register is
set for a full system calibration, the
CONVST
must be used
also. The full-scale system voltage should be applied to the
analog input pins from the start of calibration. The BUSY line
will go low once the DAC and System Gain Calibration are
complete. Next the system offset voltage is applied to the AIN
pin for a minimum setup time (t
SETUP
) of 100 ns before the
rising edge of the
CONVST
and remain until the BUSY signal
goes low. The rising edge of the
CONVST
starts the system
offset calibration section of the full system calibration and also
causes the BUSY signal to go high. The BUSY signal will go
low after a time t
CAL2
when the calibration sequence is com-
plete. In some applications not all the input channels may be
used. In this case it may be useful to dedicate two input chan-
nels for the system calibration, one which has the system offset
voltage applied to it, and one which has the system full scale
voltage applied to it. When a system offset or gain calibration is
performed, the channel selected should correspond to the sys-
tem offset or system full-scale voltage channel.
The timing for a system (gain + offset) calibration is very similar
to that of Figure 29 the only difference being that the time t
CAL1
will be replaced by a shorter time of the order of t
CAL2
as the
internal DAC will not be calibrated. The BUSY signal will
signify when the gain calibration is finished and when the part is
ready for the offset calibration.
t
1
= 100ns MIN,
t
14
= 50/90ns MIN 5V/3V,
t
15
= 2.5 t
CLKIN
MAX,
t
CAL1
= 111114 t
CLKIN
,
CAL2
= 13899
t
CLKIN
t
1
t
15
t
CAL1
t
CAL2
t
16
t
SETUP
V
SYSTEM FULL SCALE
V
OFFSET
CAL
(I/P)
BUSY (O/P)
CONVST
(I/P)
AIN (I/P)
Figure 29. Timing Diagram for Full System Calibration
相關PDF資料
PDF描述
AD7858LBR 3 V to 5 V Single Supply, 200 kSPS 8-Channel, 12-Bit Sampling ADC
AD7858L* 3 V to 5 V Single Supply. 200 kSPS 8-Channel. 12-Bit Sampling ADC
AD7862AR-2 Simultaneous Sampling Dual 250 kSPS 12-Bit ADC
AD7862SQ-10 Simultaneous Sampling Dual 250 kSPS 12-Bit ADC
AD7862AR-3 Simultaneous Sampling Dual 250 kSPS 12-Bit ADC
相關代理商/技術參數
參數描述
AD7858LBN3 制造商:AD 制造商全稱:Analog Devices 功能描述:3 V to 5 V Single Supply, 200 kSPS 8-Channel, 12-Bit Sampling ADC
AD7858LBNZ 功能描述:IC ADC 12BIT 8CHAN SRL 24DIP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:2,500 系列:- 位數:12 采樣率(每秒):3M 數據接口:- 轉換器數目:- 功率耗散(最大):- 電壓電源:- 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:SOT-23-6 供應商設備封裝:SOT-23-6 包裝:帶卷 (TR) 輸入數目和類型:-
AD7858LBR 制造商:Analog Devices 功能描述:ADC SGL SAR 100KSPS 12-BIT SERL 24SOIC W - Rail/Tube 制造商:Rochester Electronics LLC 功能描述:SELF CAL SERIAL 8 CH. 12 BIT ADC I.C. - Bulk
AD7858LBR3 制造商:AD 制造商全稱:Analog Devices 功能描述:3 V to 5 V Single Supply, 200 kSPS 8-Channel, 12-Bit Sampling ADC
AD7858LBR-REEL 功能描述:IC ADC 12BIT 8CH SRL 24-SOIC RoHS:否 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 標準包裝:1,000 系列:- 位數:12 采樣率(每秒):300k 數據接口:并聯 轉換器數目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應商設備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數目和類型:1 個單端,單極;1 個單端,雙極
主站蜘蛛池模板: 襄樊市| 五寨县| 东乌珠穆沁旗| 甘肃省| 噶尔县| 富川| 石景山区| 乌审旗| 饶阳县| 福泉市| 兴义市| 商河县| 关岭| 云浮市| 上虞市| 阿坝县| 泗阳县| 鄯善县| 淮北市| 囊谦县| 绩溪县| 扶风县| 无锡市| 东阿县| 腾冲县| 含山县| 拜泉县| 金门县| 苏尼特右旗| 钟祥市| 漳浦县| 东辽县| 宁海县| 张家川| 论坛| 沐川县| 芜湖市| 巴楚县| 荣成市| 开鲁县| 崇仁县|