欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: AD9445BSVZ-125
廠商: ANALOG DEVICES INC
元件分類: ADC
英文描述: 14-Bit, 105/125 MSPS, IF Sampling ADC
中文描述: 1-CH 14-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, PQFP100
封裝: LEAD FREE, PLASTIC, MS-026-AED, TQFP-100
文件頁數(shù): 26/40頁
文件大小: 965K
代理商: AD9445BSVZ-125
AD9445
CLOCK INPUT CONSIDERATIONS
Any high speed ADC is extremely sensitive to the quality of the
sampling clock provided by the user. A track-and-hold circuit is
essentially a mixer, and any noise, distortion, or timing jitter on
the clock is combined with the desired signal at the analog-to-
digital output. For that reason, considerable care was taken in
the design of the clock inputs of the AD9445, and the user is
advised to give careful thought to the clock source.
Rev. 0 | Page 26 of 40
Typical high speed ADCs use both clock edges to generate a
variety of internal timing signals and, as a result, may be
sensitive to the clock duty cycle. Commonly a 5% tolerance is
required on the clock duty cycle to maintain dynamic
performance characteristics. The AD9445 contains a clock duty
cycle stabilizer (DCS) that retimes the nonsampling edge,
providing an internal clock signal with a nominal 50% duty
cycle. Noise and distortion performance are nearly flat for a
30% to 70% duty cycle with the DCS enabled. The DCS circuit
locks to the rising edge of CLK+ and optimizes timing
internally. This allows for a wide range of input duty cycles at
the input without degrading performance. Jitter in the rising
edge of the input is still of paramount concern and is not
reduced by the internal stabilization circuit. The duty cycle
control loop does not function for clock rates of less than
30 MHz nominally. The loop is associated with a time constant
that should be considered in applications where the clock rate
can change dynamically, requiring a wait time of 1.5 μs to 5 μs
after a dynamic clock frequency increase or decrease before the
DCS loop is relocked to the input signal. During the time that
the loop is not locked, the DCS loop is bypassed, and the internal
device timing is dependent on the duty cycle of the input clock
signal. In such an application, it may be appropriate to disable
the duty cycle stabilizer. In all other applications, enabling the
DCS circuit is recommended to maximize ac performance.
The DCS circuit is controlled by the DCS MODE pin; a CMOS
logic low (AGND) on DCS MODE enables the duty cycle
stabilizer, and logic high (AVDD1 = 3.3 V) disables the
controller.
The AD9445 input sample clock signal must be a high quality,
extremely low phase noise source to prevent degradation of
performance. Maintaining 14-bit accuracy places a premium on
the encode clock phase noise. SNR performance can easily
when using a high jitter clock source. (See the
AN-501
Application Note
,
Performance
相關(guān)PDF資料
PDF描述
AD9445 14-Bit, 105/125 MSPS, IF Sampling ADC
AD9445-BB-LVDS 14-Bit, 105/125 MSPS, IF Sampling ADC
AD9445-BB-PCB 14-Bit, 105/125 MSPS, IF Sampling ADC
AD9445-IF-LVDS 14-Bit, 105/125 MSPS, IF Sampling ADC
AD9446BSVZ-100 16-Bit, 80/100 MSPS ADC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9445-IF-LVDS 制造商:AD 制造商全稱:Analog Devices 功能描述:14-Bit, 105/125 MSPS, IF Sampling ADC
AD9445-IF-LVDS/PCB 制造商:Analog Devices 功能描述:Evaluation Kit For 14-Bit, 105/125 MAPA, IF Sampling ADC 制造商:Analog Devices 功能描述:EVAL KIT FOR 14BIT, 105/125 MSPS, IF SAMPLING ADC - Bulk
AD9445IF-LVDS/PCBZ 制造商:Analog Devices 功能描述:Evaluation Board For AD9445IF 制造商:Analog Devices 功能描述:14-BIT 125 MSPS ADC IF EVAL BD - Bulk
AD9445-IF-LVDSPCB 制造商:AD 制造商全稱:Analog Devices 功能描述:High Speed ADC USB FIFO Evaluation Kit
AD9445-IF-PCB 制造商:AD 制造商全稱:Analog Devices 功能描述:14-Bit, 105/125 MSPS, IF Sampling ADC
主站蜘蛛池模板: 玉林市| 安乡县| 曲周县| 寿阳县| 赫章县| 永济市| 石柱| 台北市| 霍林郭勒市| 嫩江县| 怀化市| 宁安市| 两当县| 韩城市| 邹平县| 巩留县| 靖安县| 夹江县| 蒙城县| 贺州市| 白沙| 油尖旺区| 中牟县| 通江县| 罗甸县| 巍山| 襄城县| 黎川县| 澄迈县| 婺源县| 泰州市| 磐安县| 宜宾市| 新乡市| 武邑县| 苗栗县| 谷城县| 科尔| 隆德县| 桂阳县| 汾阳市|