欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ADAU1702
廠商: Analog Devices, Inc.
英文描述: SigmaDSP 28-56-Bit Audio Processor with Two ADCs and Four DACs
中文描述: SigmaDSP的28 - 56位音頻處理器雙ADC和4個DAC
文件頁數: 38/52頁
文件大小: 773K
代理商: ADAU1702
ADAU1702
2076 (0x081C)—DSP CORE CONTROL REGISTER
Rev. 0 | Page 38 of 52
Table 46.
D15
RSVD
D14
RSVD
D13
GD1
D12
GD0
D11
RSVD
D10
RSVD
D9
RSVD
D8
AACW
D7
GPCW
D6
IFCW
D5
IST
D4
ADM
D3
DAM
D2
CR
D1
SR1
D0
SR0
Default
0x0000
Table 47. DSP Core Control Register
Bit Name
GD [1:0]
GPIO Debounce Control
Description
Sets debounce time of multipurpose pins that are set as GPIO inputs.
GD [1:0]
00
01
10
11
Setting this bit allows data to be written directly to the auxiliary ADC data registers (2057 to 2060) from the
control port. When this bit is set, the auxiliary ADC data registers ignores the settings on the multipurpose pins.
Time (ms)
20
40
10
5
AACW
Auxiliary ADC Data
Registers Control Port
Write Mode
GPCW
GPIO Pin Setting Register
Control Port Write Mode
IFCW
Interface Registers
Control Port Write Mode
IST
Initiate Safeload Transfer
When this bit is set, the GPIO pin setting register (2056) can be written to directly from the control port and
this register ignores the input settings on the multipurpose pins.
When this bit is set, data can be written directly to the interface registers (2048 to 2055) from the control port.
In that state, the interface registers are not written from the SigmaDSP program.
Setting this bit to 1 initiates a safeload transfer to the parameter RAM. This bit is automatically cleared when
the operation is complete. There are five safeload register pairs (address/data); only those registers that have
been written since the last safeload event are transferred to the parameter RAM.
This bit mutes the output of the ADCs. The bit defaults to 0 and is active low; therefore, it must be set to 1 to
transmit audio signals from the ADCs.
This bit mutes the output of the DACs. The bit defaults to 0 and is active low; therefore, it must be set to 1 to
transmit audio signals from the DACs.
This bit defaults to 0 and is active low. It must be set to 1 for a signal to pass through the SigmaDSP core.
ADM
Mute ADCs
DAM
Mute DACs
CR
Clear Internal
Registers to 0
SR [1:0]
Sample Rate
These bits set the number of DSP instructions for every sample and the sample rate at which the ADAU1702
operates. At the default setting of 1×, there are 512 instructions per audio sample. This setting should be used
with sample rates such as 48 kHz and 44.1 kHz.
At the 2× setting, the number of instructions per frame is halved to 256 and the ADCs and DACs nominally run
at a 96 kHz sample rate.
At the 4× setting, there are 128 instructions per cycle and the converters run at a 192 kHz sample rate.
SR [1:0]
Setting
00
1× (512 instructions)
01
2× (256 instructions)
10
4× (128 instructions)
11
Reserved
相關PDF資料
PDF描述
ADAU1702JSTZ SigmaDSP 28-56-Bit Audio Processor with Two ADCs and Four DACs
ADAU1702JSTZ-RL SigmaDSP 28-56-Bit Audio Processor with Two ADCs and Four DACs
ADC912A CMOS Microprocessor-Compatible 12-Bit A/D Converter
ADC912AFP CMOS Microprocessor-Compatible 12-Bit A/D Converter
ADC912AFS CMOS Microprocessor-Compatible 12-Bit A/D Converter
相關代理商/技術參數
參數描述
ADAU1702JSTZ 功能描述:IC AUDIO PROC 2ADC/4DAC 48-LQFP RoHS:是 類別:集成電路 (IC) >> 線性 - 音頻處理 系列:SigmaDSP® 其它有關文件:STA321 View All Specifications 標準包裝:1 系列:Sound Terminal™ 類型:音頻處理器 應用:數字音頻 安裝類型:表面貼裝 封裝/外殼:64-LQFP 裸露焊盤 供應商設備封裝:64-LQFP EP(10x10) 包裝:Digi-Reel® 其它名稱:497-11050-6
ADAU1702JSTZ-RL 功能描述:IC AUDIO PROC 2ADC/4DAC 48-LQFP RoHS:是 類別:集成電路 (IC) >> 線性 - 音頻處理 系列:SigmaDSP® 其它有關文件:STA321 View All Specifications 標準包裝:1 系列:Sound Terminal™ 類型:音頻處理器 應用:數字音頻 安裝類型:表面貼裝 封裝/外殼:64-LQFP 裸露焊盤 供應商設備封裝:64-LQFP EP(10x10) 包裝:Digi-Reel® 其它名稱:497-11050-6
ADAU1761 制造商:AD 制造商全稱:Analog Devices 功能描述:SigmaDSP Stereo, Low Power, 96 kHz, 24-Bit Audio Codec with Integrated PLL
ADAU1761BCPZ 功能描述:IC SIGMADSP CODEC PLL 32LFCSP RoHS:是 類別:集成電路 (IC) >> 接口 - 編解碼器 系列:SigmaDSP® 標準包裝:2,500 系列:- 類型:PCM 數據接口:PCM 音頻接口 分辨率(位):15 b ADC / DAC 數量:1 / 1 三角積分調變:是 S/N 比,標準 ADC / DAC (db):- 動態范圍,標準 ADC / DAC (db):- 電壓 - 電源,模擬:2.7 V ~ 3.3 V 電壓 - 電源,數字:2.7 V ~ 3.3 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:80-VFBGA 供應商設備封裝:80-BGA MICROSTAR JUNIOR(5x5) 包裝:帶卷 (TR) 其它名稱:296-21257-2
ADAU1761BCPZ 制造商:Analog Devices 功能描述:IC, AUDIO CODEC, 24BIT, 96KHZ, LFCSP-32
主站蜘蛛池模板: 阳江市| 江西省| 周宁县| 陕西省| 佛山市| 许昌市| 静宁县| 博兴县| 肃北| 泸州市| 根河市| 马龙县| 鞍山市| 嘉黎县| 乌拉特中旗| 鹤峰县| 雷山县| 汉沽区| 桦南县| 兴文县| 河西区| 呼玛县| 泰和县| 闸北区| 岳西县| 洱源县| 昌平区| 堆龙德庆县| 定结县| 马尔康县| 崇左市| 平潭县| 满洲里市| 葫芦岛市| 木里| 贵溪市| 屯门区| 双流县| 南和县| 镇远县| 丰原市|