欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ADCMP572BCP
廠商: ANALOG DEVICES INC
元件分類: 運動控制電子
英文描述: Ultrafast 3.3 V Single-Supply Comparators
中文描述: COMPARATOR, 5000 uV OFFSET-MAX, QCC16
封裝: MO-220-VEED-2, LFCSP-16
文件頁數: 13/16頁
文件大小: 412K
代理商: ADCMP572BCP
Preliminary Technical Data
ADCMP572/ADCMP573
TIMING INFORMATION
Figure 25 illustrates the ADCMP572/ADCMP573 compare and
latch timing relationships. Table 4 provides definitions of the
terms shown in the figure.
Rev. PrB | Page 13 of 16
50%
50%
V
N
± V
OS
50%
DIFFERENTIAL
INPUT VOLTAGE
LATCH ENABLE
Q OUTPUT
Q OUTPUT
LATCH ENABLE
t
H
t
PDL
t
PDH
t
PLOH
t
PLOL
t
R
t
F
V
IN
V
OD
t
S
t
PL
0
Figure 25. System Timing Diagram
Table 4. Timing Descriptions
Symbol
Timing
t
PDH
Input to output high delay
Description
Propagation delay measured from the time the input signal crosses the reference (± the
input offset voltage) to the 50% point of an output low-to-high transition.
Propagation delay measured from the time the input signal crosses the reference (± the
input offset voltage) to the 50% point of an output high-to-low transition.
Propagation delay measured from the 50% point of the latch enable signal low-to-high
transition to the 50% point of an output low-to-high transition.
Propagation delay measured from the 50% point of the latch enable signal low-to-high
transition to the 50% point of an output high-to-low transition.
Minimum time after the negative transition of the latch enable signal that the input signal
must remain unchanged to be acquired and held at the outputs.
Minimum time that the latch enable signal must be high to acquire an input signal change.
Minimum time before the negative transition of the latch enable signal that an input
signal change must be present to be acquired and held at the outputs.
Amount of time required to transition from a low to a high output as measured at the
20% and 80% points.
Amount of time required to transition from a high to a low output as measured at the
20% and 80% points.
Difference between the input voltages V
A
and V
B
.
t
PDL
Input to output low delay
t
PLOH
Latch enable to output high delay
t
PLOL
Latch enable to output low delay
t
H
Minimum hold time
t
PL
t
S
Minimum latch enable pulse width
Minimum setup time
t
R
Output rise time
t
F
Output fall time
V
OD
Voltage overdrive
相關PDF資料
PDF描述
ADCMP573 Ultrafast 3.3 V Single-Supply Comparators
ADCMP573BCP Ultrafast 3.3 V Single-Supply Comparators
ADCMP580 Ultrafast SiGe Voltage Comparators
ADCMP580_05 Ultrafast SiGe Voltage Comparators
ADCMP580BCP-R2 Ultrafast SiGe Voltage Comparators
相關代理商/技術參數
參數描述
ADCMP572BCP-R2 制造商:Analog Devices 功能描述:Comparator Single 5.4V 16-Pin LFCSP EP T/R 制造商:Rochester Electronics LLC 功能描述:SINGLE SUPPLY, CML ON XFCB3.0- - Bulk
ADCMP572BCP-RL7 制造商:Analog Devices 功能描述:Comparator Single 5.4V 16-Pin LFCSP EP T/R
ADCMP572BCP-WP 制造商:Analog Devices 功能描述:Comparator Single 5.4V 16-Pin LFCSP EP
ADCMP572BCPZ-R2 功能描述:IC COMPARATOR CML 3.3-5V 16LFCSP RoHS:是 類別:集成電路 (IC) >> 線性 - 比較器 系列:- 標準包裝:1 系列:- 類型:通用 元件數:1 輸出類型:CMOS,開路集電極,TTL 電壓 - 電源,單路/雙路(±):2.7 V ~ 5.5 V 電壓 - 輸入偏移(最小值):7mV @ 5V 電流 - 輸入偏壓(最小值):0.25µA @ 5V 電流 - 輸出(標準):84mA @ 5V 電流 - 靜態(最大值):120µA CMRR, PSRR(標準):- 傳輸延遲(最大):600ns 磁滯:- 工作溫度:-40°C ~ 85°C 封裝/外殼:SC-74A,SOT-753 安裝類型:表面貼裝 包裝:剪切帶 (CT) 產品目錄頁面:1268 (CN2011-ZH PDF) 其它名稱:*LMV331M5*LMV331M5/NOPBLMV331M5CT
ADCMP572BCPZ-RL7 功能描述:IC COMPARATOR CML 3.3-5V 16LFCSP RoHS:是 類別:集成電路 (IC) >> 線性 - 比較器 系列:- 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:2,500 系列:- 類型:通用 元件數:1 輸出類型:CMOS,推挽式,滿擺幅,TTL 電壓 - 電源,單路/雙路(±):2.5 V ~ 5.5 V,±1.25 V ~ 2.75 V 電壓 - 輸入偏移(最小值):5mV @ 5.5V 電流 - 輸入偏壓(最小值):1pA @ 5.5V 電流 - 輸出(標準):- 電流 - 靜態(最大值):24µA CMRR, PSRR(標準):80dB CMRR,80dB PSRR 傳輸延遲(最大):450ns 磁滯:±3mV 工作溫度:-40°C ~ 85°C 封裝/外殼:6-WFBGA,CSPBGA 安裝類型:表面貼裝 包裝:管件 其它名稱:Q3554586
主站蜘蛛池模板: 黄梅县| 东源县| 贵阳市| 井陉县| 扶余县| 内乡县| 固镇县| 万载县| 资溪县| 密云县| 民权县| 梁平县| 临夏市| 临沭县| 威海市| 新安县| 盖州市| 北宁市| 浮梁县| 桑植县| 荔浦县| 常宁市| 南丹县| 策勒县| 万安县| 青神县| 顺昌县| 榆社县| 博罗县| 洪雅县| 剑河县| 翼城县| 和平区| 井研县| 厦门市| 东海县| 雷波县| 岗巴县| 韶关市| 鄢陵县| 汤阴县|