欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): ADSP-2195MBCA-140X
廠商: ANALOG DEVICES INC
元件分類(lèi): 數(shù)字信號(hào)處理
英文描述: LM2991 Negative Low Dropout Adjustable Regulator; Package: CERDIP; No of Pins: 16; Container: Rail
中文描述: 16-BIT, 160 MHz, OTHER DSP, PBGA144
封裝: MINI, BGA-144
文件頁(yè)數(shù): 42/68頁(yè)
文件大小: 951K
代理商: ADSP-2195MBCA-140X
For current information contact Analog Devices at 800/262-5643
ADSP-2195
September 2001
This information applies to a product under development. Its characteristics and specifications are subject to change with-
out notice. Analog Devices assumes no obligation regarding future manufacturing unless otherwise agreed to in writing.
42
REV. PrA
Serial Port (SPORT) Clocks and Data Timing
Table 18
and
Figure 21
describe SPORT transmit and receive operations.
Table 18. Serial Port (SPORT) Clocks and Data Timing
1
1
To determine whether communication is possible between two devices at clock speed n, the following specifications must be confirmed:
1) frame sync delay and frame sync setup and hold, 2) data delay and data setup and hold, and 3) SCLK width.
2
Referenced to drive edge.
3
Referenced to sample edge.
4
RFS hold after RCLK when MCE = 1, MFD = 0 is 0 ns minimum from drive edge. TFS hold after TCLK for late external TFS is 0 ns minimum from
drive edge.
Parameter
Description
Min
Max
Unit
Switching Characteristics
t
HOFSE
RFS Hold after RCLK (Internally Generated RFS)
2
0
12.4
ns
t
DFSE
RFS Delay after RCLK (Internally Generated RFS)
2
0
12.4
ns
t
DDTEN
Transmit Data Delay after TCLK
2
0
12.1
ns
t
DDTTE
Data Disable from External TCLK
2
0
12.0
ns
t
DDTIN
Data Enable from Internal TCLK
2
0
6.8
ns
t
DDTTI
Data Disable from Internal TCLK
2
0
6.3
ns
Timing Requirements
t
SCLKIW
TCLK/RCLK Width
20
ns
t
SFSI
TFS/RFS Setup before TCLK/RCLK
3
–0.6
ns
t
HFSI
TFS/RFS Hold after TCLK/RCLK
3, 4
–0.3
ns
t
SDRI
Receive Data Setup before RCLK
3
–2.3
ns
t
HDRI
Receive Data Hold after RCLK
3
1.9
ns
t
SCLKW
TCLK/RCLK Width
20
ns
t
SFSE
TFS/RFS Setup before TCLK/RCLK
3
–0.6
ns
t
HFSE
TFS/RFS Hold after TCLK/RCLK
3, 4
–0.6
ns
t
SDRE
Receive Data Setup before RCLK
3
–2.2
ns
t
HDRE
Receive Data Hold after RCLK
3
1.8
ns
相關(guān)PDF資料
PDF描述
ADSP-2195MKST-160X LM2991 Negative Low Dropout Adjustable Regulator; Package: TO-263; No of Pins: 5; Qty per Container: 45; Container: Rail
ADSP-2196 DSP Microcomputer
ADSP-2196MBCA-140X DSP Microcomputer
ADSP-2196MBST-140X DSP Microcomputer
ADSP-2196MKCA-160X DSP Microcomputer
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADSP-2195MBST-140 功能描述:IC DSP CONTROLLER 16BIT 144LQFP RoHS:否 類(lèi)別:集成電路 (IC) >> 嵌入式 - DSP(數(shù)字式信號(hào)處理器) 系列:ADSP-21xx 標(biāo)準(zhǔn)包裝:40 系列:TMS320DM64x, DaVinci™ 類(lèi)型:定點(diǎn) 接口:I²C,McASP,McBSP 時(shí)鐘速率:400MHz 非易失內(nèi)存:外部 芯片上RAM:160kB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:0°C ~ 90°C 安裝類(lèi)型:表面貼裝 封裝/外殼:548-BBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:548-FCBGA(27x27) 包裝:托盤(pán) 配用:TMDSDMK642-0E-ND - DEVELPER KIT W/NTSC CAMERA296-23038-ND - DSP STARTER KIT FOR TMS320C6416296-23059-ND - FLASHBURN PORTING KIT296-23058-ND - EVAL MODULE FOR DM642TMDSDMK642-ND - DEVELOPER KIT W/NTSC CAMERA
ADSP-2195MKCA-160 制造商:Analog Devices 功能描述:DSP Fixed-Point 24-Bit 160MHz 160MIPS 144-Pin CSP-BGA 制造商:Rochester Electronics LLC 功能描述:16-BIT,160 MIPS, 2.5V, 80KBYTES RAM - Bulk
ADSP-2195MKST-160 制造商:Analog Devices 功能描述:DSP Fixed-Point 24-Bit 160MHz 160MIPS 144-Pin LQFP 制造商:Analog Devices 功能描述:IC MICROCOMPUTER 16-BIT
adsp-2196mbca-140 制造商:Analog Devices 功能描述:
adsp-2196mbst-140 制造商:Analog Devices 功能描述:DSP Fixed-Point 16-Bit 140MHz 140MIPS 144-Pin LQFP 制造商:Rochester Electronics LLC 功能描述:
主站蜘蛛池模板: 阿拉尔市| 福州市| 荔浦县| 东海县| 久治县| 台中县| 仁化县| 永宁县| 翼城县| 当雄县| 长岛县| 阜新市| 迭部县| 永德县| 平度市| 宜宾市| 溧水县| 芦山县| 汽车| 大冶市| 通渭县| 苍南县| 丰宁| 通化市| 饶河县| 扎兰屯市| 平武县| 贡山| 陈巴尔虎旗| 焦作市| 威信县| 德钦县| 蓝山县| 南宁市| 蒙山县| 淮北市| 峨山| 昭觉县| 金乡县| 繁峙县| 洛南县|