欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ADSP-21990BBC
廠商: ANALOG DEVICES INC
元件分類: 數字信號處理
英文描述: 16-bit fixed point DSP with Flash
中文描述: 16-BIT, 150 MHz, OTHER DSP, PBGA196
封裝: MINI, BGA-196
文件頁數: 3/44頁
文件大?。?/td> 574K
代理商: ADSP-21990BBC
–3–
REV. 0
ADSP-21990
The flexible architecture and comprehensive instruction set of
the ADSP-21990 support multiple operations in parallel. For
example, in one processor cycle, the ADSP-21990 can:
Generate an address for the next instruction fetch.
Fetch the next instruction.
Perform one or two data moves.
Update one or two data address pointers.
Perform a computational operation.
These operations take place while the processor continues to:
Receive and transmit data through the serial port.
Receive or transmit data over the SPI port.
Access external memory through the external memory
interface.
Decrement the timers.
Operate the embedded control peripherals (ADC, PWM,
EIU, etc.).
DSP Core Architecture
6.25 ns instruction cycle time (internal), for up to
160 MIPS sustained performance (6.67 ns instruction
cycle time for 150 MIPS sustained performance).
ADSP-218x family code compatible with the same easy
to use algebraic syntax.
Single cycle instruction execution.
Up to 1M words of addressable memory space with
twenty four bits of addressing width.
Dual purpose program memory for both instruction and
data storage.
Fully transparent instruction cache allows dual operand
fetches in every instruction cycle.
Unified memory space permits flexible address genera-
tion, using two independent DAG units.
Independent ALU, multiplier/accumulator, and barrel
shifter computational units with dual 40-bit
accumulators.
Single cycle context switch between two sets of computa-
tional and DAG registers.
Parallel execution of computation and memory
instructions.
Pipelined architecture supports efficient code execution
at speeds up to 160 MIPS.
Register file computations with all nonconditional, non-
parallel computational instructions.
Powerful program sequencer provides zero overhead
looping and conditional instruction execution.
Architectural enhancements for compiled C code
efficiency.
Architecture enhancements beyond ADSP-218x family
are supported with instruction set extensions for added
registers, ports, and peripherals.
The clock generator module of the ADSP-21990 includes clock
control logic that allows the user to select and change the main
clock frequency. The module generates two output clocks: the
DSP core clock, CCLK; and the peripheral clock, HCLK.
CCLK can sustain clock values of up to 160 MHz, while HCLK
can be equal to CCLK or CCLK/2 for values up to a maximum
80 MHz peripheral clock at the 160 MHz CCLK rate.
The ADSP-21990 instruction set provides flexible data moves
and multifunction (one or two data moves with a computation)
instructions. Every single word instruction can be executed in a
single processor cycle. The ADSP-21990 assembly language uses
an algebraic syntax for ease of coding and readability. A compre-
hensive set of development tools supports program development.
The block diagram
Figure 1
shows the architecture of the
embedded ADSP-219x core. It contains three independent com-
putational units: the ALU, the multiplier/accumulator (MAC),
and the shifter. The computational units process 16-bit data from
the register file and have provisions to support multiprecision
computations. The ALU performs a standard set of arithmetic
and logic operations; division primitives are also supported. The
MAC performs single cycle multiply, multiply/add, and multi-
ply/subtract operations. The MAC has two 40-bit accumulators,
which help with overflow. The shifter performs logical and arith-
metic shifts, normalization, denormalization, and derive
exponent operations. The shifter can be used to efficiently
implement numeric format control, including multiword and
block floating point representations.
Register usage rules influence placement of input and results
within the computational units. For most operations, the com-
putational unit data registers act as a data register file, permitting
any input or result register to provide input to any unit for a
computation. For feedback operations, the computational units
let the output (result) of any unit be input to any unit on the next
cycle. For conditional or multifunction instructions, there are
restrictions on which data registers may provide inputs or receive
results from each computational unit. For more information, see
the
ADSP-219x DSP Instruction Set Reference
.
A powerful program sequencer controls the flow of instruction
execution. The sequencer supports conditional jumps, subrou-
tine calls, and low interrupt overhead. With internal loop
counters and loop stacks, the ADSP-21990 executes looped code
with zero overhead; no explicit jump instructions are required to
maintain loops.
Two data address generators (DAGs) provide addresses for
simultaneous dual operand fetches (from data memory and
program memory). Each DAG maintains and updates four 16-
bit address pointers. Whenever the pointer is used to access data
(indirect addressing), it is pre- or post-modified by the value of
one of four possible modify registers. A length value and base
address may be associated with each pointer to implement
automatic modulo addressing for circular buffers. Page registers
in the DAGs allow circular addressing within 64K word bound-
aries of each of the 256 memory pages, but these buffers may not
cross page boundaries. Secondary registers duplicate all the
primary registers in the DAGs; switching between primary and
secondary registers provides a fast context switch.
相關PDF資料
PDF描述
ADSP-21990BST 16-bit fixed point DSP with Flash
ADSP-21MOD870-100 Single Chip Digital Modem(單片數字調制解調器)
ADSP-21MOD870-110 Internet Gateway Processor Software
ADSP-21MOD870 Internet Gateway Processor
ADSP-21MOD870-000 Internet Gateway Processor
相關代理商/技術參數
參數描述
ADSP-21990BST 制造商:Rochester Electronics LLC 功能描述:160 MIPS,MIXED SIGNAL DSP WITH 14BIT - Tape and Reel
ADSP-21990BSTZ 功能描述:IC DSP CONTROLLER 16BIT 176-LQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - DSP(數字式信號處理器) 系列:ADSP-21xx 標準包裝:2 系列:StarCore 類型:SC140 內核 接口:DSI,以太網,RS-232 時鐘速率:400MHz 非易失內存:外部 芯片上RAM:1.436MB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:431-BFBGA,FCBGA 供應商設備封裝:431-FCPBGA(20x20) 包裝:托盤
ADSP-21991BBC 制造商:Analog Devices 功能描述:DSP Fixed-Point 16-Bit 150MHz 150MIPS 196-Pin Mini-BGA
ADSP-21991BBCZ 功能描述:IC DSP CTLR 16BIT 196CSPBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - DSP(數字式信號處理器) 系列:ADSP-21xx 標準包裝:2 系列:StarCore 類型:SC140 內核 接口:DSI,以太網,RS-232 時鐘速率:400MHz 非易失內存:外部 芯片上RAM:1.436MB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:431-BFBGA,FCBGA 供應商設備封裝:431-FCPBGA(20x20) 包裝:托盤
ADSP-21991BST 制造商:Analog Devices 功能描述:DSP Fixed-Point 16-Bit 160MHz 160MIPS 176-Pin LQFP 制造商:Rochester Electronics LLC 功能描述:HIGH PERFORMANCE MIXED SIGNAL DSP - Bulk
主站蜘蛛池模板: 建水县| 邳州市| 会东县| 大新县| 定边县| 廉江市| 太康县| 镇平县| 苏尼特右旗| 盱眙县| 尼玛县| 饶河县| 贵德县| 抚州市| 珠海市| 新巴尔虎左旗| 珲春市| 安仁县| 兰州市| 额敏县| 如东县| 安义县| 顺昌县| 泉州市| 都昌县| 德兴市| 塔河县| 商丘市| 金华市| 曲沃县| 商都县| 迁西县| 林西县| 嘉义市| 东莞市| 姜堰市| 中卫市| 镇平县| 丹凤县| 丹东市| 凤山县|