欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ADV7123JST330
廠商: ANALOG DEVICES INC
元件分類: DAC
英文描述: CMOS, 240 MHz Triple 10-Bit High Speed Video DAC
中文描述: PARALLEL, WORD INPUT LOADING, 10-BIT DAC, PQFP48
封裝: PLASTIC, LQFP-48
文件頁數: 14/20頁
文件大小: 342K
代理商: ADV7123JST330
ADV7123
–14–
REV. B
Therefore, if we have a graphics system with a 1024
×
1024
resolution, a noninterlaced 60 Hz refresh rate and a retrace
factor of 0.8, then:
Dot Rate =
1024
×
1024
×
60/0.8
=
78.6 MHz
The required CLOCK frequency is thus 78.6 MHz.
All video data and control inputs are latched into the ADV7123
on the rising edge of CLOCK, as described in the Digital Inputs
section. It is recommended that the CLOCK input to the
ADV7123 be driven by a TTL buffer (e.g., 74F244).
Video Synchronization and Control
The ADV7123 has a single composite sync (
SYNC
) input con-
trol. Many graphics processors and CRT controllers have the
ability of generating horizontal sync (HSYNC), vertical sync
(VSYNC), and composite
SYNC
.
In a graphics system that does not automatically generate a
composite
SYNC
signal, the inclusion of some additional logic
circuitry will enable the generation of a composite
SYNC
signal.
The sync current is internally connected directly to the IOG
output, thus encoding video synchronization information onto
the green video channel. If it is not required to encode sync
information onto the ADV7123, the
SYNC
input should be tied
to logic low.
Reference Input
The ADV7123 contains an on-board voltage reference. The
V
REF
pin is normally terminated to V
AA
through a 0.1
μ
F capaci-
tor. Alternatively, the part could, if required, be overdriven by
an external 1.23 V reference (AD1580).
A resistance R
SET
connected between the R
SET
pin and GND
determines the amplitude of the output video level according to
Equations 1 and 2 for the ADV7123:
IOG
*
(
mA
) = 11,445
×
V
REF
(V)/
R
SET
(
)
IOR, IOB (mA) =
7,989.6
×
V
REF
(V)/R
SET
(
)
*
Applies to the ADV7123 only when
SYNC
is being used. If
SYNC
is not being
encoded onto the green channel, Equation 1 will be similar to Equation 2.
Using a variable value of R
SET
, as shown in Figure 4, allows for
accurate adjustment of the analog output video levels. Use of a
fixed 560
R
SET
resistor yields the analog output levels as quoted
in the specification page. These values typically correspond to
the RS-343A video waveform values as shown in Figure 3.
D/A Converters
The ADV7123 contains three matched 10-bit D/A converters.
The DACs are designed using an advanced, high speed, seg-
mented architecture. The bit currents corresponding to each
digital input are routed to either the analog output (bit = “1”) or
GND (bit = “0”) by a sophisticated decoding scheme. As all this
circuitry is on one monolithic device, matching between the
three DACs is optimized. As well as matching, the use of identi-
cal current sources in a monolithic design guarantees monoto-
nicity and low glitch. The on-board operational amplifier stabilizes
the full-scale output current against temperature and power
supply variations.
(1)
(2)
Analog Outputs
The ADV7123 has three analog outputs, corresponding to the
red, green, and blue video signals.
The red, green, and blue analog outputs of the ADV7123 are
high impedance current sources. Each one of these three RGB
current outputs is capable of directly driving a 37.5
load, such
as a doubly terminated 75
coaxial cable. Figure 4a shows the
required configuration for each of the three RGB outputs con-
nected into a doubly terminated 75
load. This arrangement
will develop RS-343A video output voltage levels across a
75
monitor.
A suggested method of driving RS-170 video levels into a 75
monitor is shown in Figure 4b. The output current levels of the
DACs remain unchanged, but the source termination resistance,
Z
S
, on each of the three DACs is increased from 75
to 150
.
IOR, IOG, IOB
Z
O
= 75
(CABLE)
Z
S
= 75
(SOURCE
TERMINATION)
TERMINATION REPEATED THREE TIMES
FOR RED, GREEN, AND BLUE DACs
Z
= 75
(MONITOR)
DACs
Figure 4a. Analog Output Termination for RS-343A
IOR, IOG, IOB
Z
O
= 75
(CABLE)
Z
= 150
(SOURCE
TERMINATION)
TERMINATION REPEATED THREE TIMES
FOR RED, GREEN, AND BLUE DACs
Z
= 75
(MONITOR)
DACs
Figure 4b. Analog Output Termination for RS-170
More detailed information regarding load terminations for vari-
ous output configurations, including RS-343A and RS-170, is
available in an Application Note entitled
Video Formats &
Required Load Terminations
available from Analog Devices, pub-
lication no. E1228–15–1/89.
Figure 3 shows the video waveforms associated with the three
RGB outputs driving the doubly terminated 75
load of
Figure 4a. As well as the gray scale levels, Black Level to White
Level, the diagram also shows the contributions of
SYNC
and
BLANK
for the ADV7123. These control inputs add appropri-
ately weighted currents to the analog outputs, producing the specific
output level requirements for video applications. Table I details how
the
SYNC
and
BLANK
inputs modify the output levels.
Gray Scale Operation
The ADV7123 can be used for stand-alone, gray scale (mono-
chrome), or composite video applications (i.e., only one channel
used for video information). Any one of the three channels,
RED, GREEN, or BLUE, can be used to input the digital video
data. The two unused video data channels should be tied to
logical zero. The unused analog outputs should be terminated
with the same load as that for the used channel. In other words,
if the red channel is used and IOR is terminated with a doubly
terminated 75
load (37.5
), IOB and IOG should be termi-
nated with 37.5
resistors. See Figure 5.
相關PDF資料
PDF描述
ADV7123JST240 CMOS, 240 MHz Triple 10-Bit High Speed Video DAC
ADV7123 CMOS, 240 MHz Triple 10-Bit High Speed Video DAC(240MHz三通道10位高速視頻D/A轉換器)
ADV7125JST240 CMOS, 330 MHz Triple 8-Bit High Speed Video DAC
ADV7125JST330 CMOS, 330 MHz Triple 8-Bit High Speed Video DAC
ADV7125 CMOS, 330 MHz Triple 8-Bit High Speed Video DAC
相關代理商/技術參數
參數描述
ADV7123JSTZ240 功能描述:IC DAC VIDEO TRPL HI SPD 48-LQFP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 數模轉換器 系列:- 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:50 系列:- 設置時間:4µs 位數:12 數據接口:串行 轉換器數目:2 電壓電源:單電源 功率耗散(最大):- 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:8-TSSOP,8-MSOP(0.118",3.00mm 寬) 供應商設備封裝:8-uMAX 包裝:管件 輸出數目和類型:2 電壓,單極 采樣率(每秒):* 產品目錄頁面:1398 (CN2011-ZH PDF)
ADV7123JSTZ240 制造商:Analog Devices 功能描述:D/A Converter (D-A) IC
ADV7123JSTZ240-RL 功能描述:IC DAC VIDEO 3-CH 240MHZ 48LQFP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 數模轉換器 系列:- 標準包裝:47 系列:- 設置時間:2µs 位數:14 數據接口:并聯 轉換器數目:1 電壓電源:單電源 功率耗散(最大):55µW 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應商設備封裝:28-SSOP 包裝:管件 輸出數目和類型:1 電流,單極;1 電流,雙極 采樣率(每秒):*
ADV7123JSTZ240TMP 制造商:Analog Devices 功能描述:
ADV7123JSTZ330 功能描述:IC DAC VIDEO 3CH 330MHZ 48-LQFP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 數模轉換器 系列:- 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:50 系列:- 設置時間:4µs 位數:12 數據接口:串行 轉換器數目:2 電壓電源:單電源 功率耗散(最大):- 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:8-TSSOP,8-MSOP(0.118",3.00mm 寬) 供應商設備封裝:8-uMAX 包裝:管件 輸出數目和類型:2 電壓,單極 采樣率(每秒):* 產品目錄頁面:1398 (CN2011-ZH PDF)
主站蜘蛛池模板: 关岭| 黄梅县| 珠海市| 潮州市| 东丽区| 东丰县| 丰城市| 古田县| 邹平县| 新绛县| 于田县| 江安县| 伊春市| 柯坪县| 海安县| 陈巴尔虎旗| 和林格尔县| 高邑县| 巴中市| 霍林郭勒市| 盈江县| 缙云县| 融水| 平湖市| 子长县| 迁安市| 长兴县| 靖安县| 平阴县| 西充县| 柏乡县| 麻江县| 华宁县| 富平县| 甘洛县| 祥云县| 龙口市| 香港 | 呼伦贝尔市| 微山县| 民权县|