欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AN10E40
廠商: Electronic Theatre Controls, Inc.
英文描述: Field Programmable Analog Array
中文描述: 現場可編程模擬陣列
文件頁數: 25/36頁
文件大小: 293K
代理商: AN10E40
AN10E40 Data Manual
21
Package Pin Electrical Characterization
Lead Inductance
Lself [nH]
Lmutual [nH]
Center
1.93
Center
4.22
Corner
5.23
Corner
2.55
Lead Capacitance
Cself [pF]
Cmutual [pF]
Center
0.18
Center
0.52
Corner
0.61
Corner
0.26
Lead Resistance
Lead Resistance [m
]
Center
1.760
Lead Impedance – Z
0
[
]
Center
90.52
Corner
2.490
Corner
92.90
Center refers to a pin to die bond wire near the center of the package (pins 10, 20, 50 and 70). Corner refers to
those bond wires near the package and die corners.
Powers, Grounds and Bypassing
In order to ensure that your design benefits from the highest possible fidelity available, there are a few signals that
you should pay special consideration to when designing the host circuit board.
Recommended Configuration for Power & Ground
The most common configuration ties the following pins together to a quiet +5 V power plane: AVDD, SVDD, BVDD
and ESD_VDD with the shortest possible connection. The following pins should be brought down to a quiet ground
plane: AVSS, SVSS, BVSS and ESD_VSS also with the shortest possible connection.
CFG_VDD and CFG_VSS can also be connected as above, but the associated digital circuitry is not as sensitive to
noise, and therefor can be connected to your system’s “noisier” power rails.
Bypassing recommendations vary with the design of your power planes, but it is usually sufficient to recommend
the use of a parallel pair of capacitors connected between each VDD pin and its associated VSS plane. These
capacitor pairs should be placed as close as possible to: AVDD, SVDD, and BVDD and connected by the shortest
path possible to the associated ground plane. The recommended capacitors are .1 uF in parallel with .01 uF. Each
of these should be low leakage and low ESR type capacitors. Polyester (Mylar) capacitors are optimal for the job,
but the generic ceramic bypass capacitors are sufficient.
Bypassing CFG_VDD to CFG_VSS can be accomplished in a manner similar to that described above, but layout is
less critical.
Bypassing ESD_VDD to ESD_VSS is not required, but can serve to optimize the performance of the ESD
protection structures in the device’s IO cells, in the unlikely event that such a current path is ever called upon.
AVDD and AVSS
AVDD and AVSS supply the op-amp and comparator circuits with +5 V and 0 V respectively. Obviously then, care
should be taken then to ensure that the quietest possible supply and ground signals are provided.
SVDD and SVSS
The wafers used in the construction of the AN10E40 are P type, so substrate ties (SVSS) should be connected to a
quiet ground potential. The N type well ties on the wafer are all connected the SVDD pin and therefor need to be
biased to a quiet positive potential. Connecting SVDD to AVDD and SVSS to AVSS is a typical configuration.
相關PDF資料
PDF描述
AN17850A Silicon Monolithic Bipolar IC
AN19 AN19 - How 2 Use de KITS SPC DC Motor with StarTech PPI Card
AN2110S JT 66C 66#22D SKT RECP
AN220D04-DEVLP DANAMICALLY RECONFIGURABLE FPAA
AN220D04-EVAL DANAMICALLY RECONFIGURABLE FPAA
相關代理商/技術參數
參數描述
AN10-N01 制造商:SMC Corporation of America 功能描述:Silencer, Compact Resin, Male Thread, 1/8" NPT Port, 30 dB(A), Model AN10
AN110 制造商:SILABS 制造商全稱:SILABS 功能描述:16-BIT PWM USING AN ON-CHIP TIMER
AN110-01 制造商:SMC Corporation of America 功能描述:MUFFLER 1/8 PT 制造商:SMC 功能描述:TCT Bulk
AN11006 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Single stage 2.3_2.7GHz LNA with BFU730F
AN11007 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Single stage 5-6 GHz WLAN LNA with BFU730F
主站蜘蛛池模板: 察雅县| 莲花县| 江北区| 汉沽区| 大洼县| 民乐县| 余庆县| 长垣县| 古田县| 巴彦县| 高唐县| 洱源县| 衡水市| 镶黄旗| 肥东县| 梓潼县| 洮南市| 林周县| 巴青县| 类乌齐县| 米泉市| 桂东县| 鄱阳县| 龙门县| 锦屏县| 布拖县| 积石山| 松滋市| 清涧县| 平阴县| 忻城县| 库车县| 耿马| 涟水县| 馆陶县| 大英县| 横峰县| 砚山县| 西乌珠穆沁旗| 北海市| 山东|