欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: CY2SSTV857-27
英文描述: Clocks and Buffers
中文描述: 時鐘和緩沖器
文件頁數(shù): 1/2頁
文件大小: 36K
代理商: CY2SSTV857-27
ADVANCE
INFORMATION
1.8V, 25-bit (1:1) or 14-bit (1:2)
JEDEC-Compliant Data Register
CY2SSTU32864
Cypress Semiconductor Corporation
Document #: 38-07576 Rev. **
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised September 9, 2003
Features
Operating frequency: DC to 333 MHz
Supports DDRII SDRAM
Two operations modes: 25 bit (1:1) and 14 bit (1:2)
1.8V operation
Fully JEDEC-compliant
96-ball LFBGA
Description
All clock and data inputs are compatible with the JEDEC
standard for SSTL_18. The control inputs are LVCMOS. All
outputs are 1.8-V CMOS drivers that have been optimized to
drive the DDR-II DIMM load. The SSTU32864 operates from
a differential clock (CK and CK#). Data are registered at the
crossing of CK going high, and CK# going low.
The C0 input controls the pinout configuration of the 1:2 pinout
from A configuration (when low) to B configuration (when
high). The C1 input controls the pinout configuration from
25-bit 1:1 (when low) to 14-bit 1:2 (when high). C0 = 1 and
C1 = 0 is not allowed and should default to the C0 = C1 = 0
state.
The device monitors both DCS# and CSR# inputs and will gate
the Qn outputs from changing states when both DCS# and
CSR# inputs are high. If either DCS# or CSR# input is low, the
Qn outputs will function normally. The RESET input has priority
over the DCS# and CSR# control and will force the outputs
low. If the DCS#-control functionality is not desired, the CSR#
input can be hardwired to ground, in which case the set-up
time requirement for DCS# would be the same as for the other
D data inputs.
The device supports low-power standby operation. When the
reset input (RESET#) is low, the differential input receivers are
disabled, and undriven (floating) data, clock, and reference
voltage (VREF) inputs are allowed. In addition, when RESET#
is low, all registers are reset and all outputs are forced low. The
LVCMOS RESET# and Cn inputs must always be held at a
valid logic high or low level. To ensure defined outputs from the
register before a stable clock has been supplied, RESET#
must be held in the low state during power-up.
In the DDR-II RDIMM application, RESET# is specified to be
completely asynchronous with respect to CK and CK#.
Therefore, no timing relationship can be guaranteed between
the two. When entering reset, the register will be cleared and
the outputs will be driven low quickly, relative to the time to
disable the differential input receivers. However, when coming
out of reset, the register will become active quickly, relative to
the time to enable the differential input receivers.
Block Diagram
Pin Configuration
相關(guān)PDF資料
PDF描述
CY2V9950 Clocks and Buffers
CY5057 Clocks and Buffers
CY525A Stepper Motor Controller/Driver
CY545B Stepper Motor Controller/Driver
CZRA4740 Low Current Operation at 250 ,Low Reverse Leakage,Low Noise Zener Diode
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY2SSTV857-32 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Differential Clock Buffer/Driver DDR400/PC3200-Compliant
CY2SSTV8575 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Differential Clock Buffer/Driver
CY2SSTV8575AC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Differential Clock Buffer/Driver
CY2SSTV8575ACT 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Differential Clock Buffer/Driver
CY2SSTV857LFC-32 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Differential Clock Buffer/Driver DDR400/PC3200-Compliant
主站蜘蛛池模板: 弥勒县| 新乡市| 黄骅市| 安国市| 册亨县| 金门县| 华容县| 抚顺县| 三穗县| 尚志市| 普兰县| 武鸣县| 长葛市| 方正县| 扎囊县| 宁海县| 西平县| 新巴尔虎右旗| 宣城市| 三原县| 贺兰县| 宁海县| 民权县| 永吉县| 辽阳市| 翁源县| 旺苍县| 保亭| 延边| 泽库县| 定安县| 海晏县| 泾阳县| 定远县| 柏乡县| 景东| 丹棱县| 无极县| 崇信县| 炎陵县| 翼城县|