欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: CY3120R62
英文描述: Programmable Logic
中文描述: 可編程邏輯
文件頁數(shù): 1/8頁
文件大小: 67K
代理商: CY3120R62
Warp
CPLD Development Software for PC
CY3120
Cypress Semiconductor Corporation
Document #: 38-03049 Rev. *C
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised August 18, 2002
Features
VHDL (IEEE 1076 and 1164) and Verilog (IEEE 1364)
high-level language compilers with the following
features
—Designs are portable across multiple devices
and/or EDA environments
—Facilitates the use of industry-standard simulation
and synthesis tools for board and system-level
design
—Support for functions and libraries facilitating
modular design methodology
IEEE Standard 1076 and 1164 VHDL synthesis supports
—Enumerated types
—Operator overloading
—For... Generate statements
—Integers
IEEE Standard 1364 Verilog synthesis supports
—Reduction and conditional operators
—Blocking and non-blocking procedural assignments
—While loops
—Integers
Several design entry methods support high-level and
low-level design descriptions
—Behavioral VHDL and Verilog (IF...THEN...ELSE;
CASE...)
—Boolean
—Aldec Active-HDL FSM graphical Finite State
Machine editor
—Structural Verilog and VHDL
—Designs can include multiple entry methods (but
only one HDL language) in a single design
UltraGen Synthesis and Fitting Technology
—Infers “modules” such as adders, comparators, etc.,
from behavioral descriptions and replaces them with
circuits pre-optimized for the target device
—User selectable speed and/or area optimization on a
block-by-block basis
—Perfect communication between synthesis and
fitting
—Automatic selection of optimal flip-flop type
(D type/T type)
—Automatic pin assignment
Ability to specify timing constraints for all of the
Delta39K and PSI devices
Supports all Cypress Programmable Logic Devices
—PSI (Programmable Serial Interface)
—Delta39K Complex Programmable Logic Devices
(CPLDs)
—Ultra37000 CPLDs
—F
LASH
370i CPLDs
—MAX340 CPLDs
—Industry standard PLDs (16V8, 20V8, 22V10)
VHDL and Verilog timing model output for use with
third-party simulators
Timing simulation provided by Active-HDL Sim
Release 3.3 from Aldec
—Graphical waveform simulator
—Entry and modification of on-screen waveforms
—Ability to probe internal nodes
—Display of inputs, outputs, and high impedance (Z)
signals in different colors
—Automatic clock and pulse creation
—Support for buses
Architecture Explorer and Dynamic Timing Analysis for
PSI and Delta39K devices
—Graphical representation of exactly how your design
will be implemented on your specific target device
—Zoom from the device level down to the macrocell
level
—Determine the timing for any path and view that path
on a graphical representation of the chip
Static Timing Report for all devices
PC Support (Windows 98, Windows NT 4.0, and
Windows XP)
On-line documentation and help
相關(guān)PDF資料
PDF描述
CY3125R62 Programmable Logic
CY3128R62 Programmable Logic
CY3130R62 Programmable Logic
CY3138R62 Programmable Logic
CY325B LCD Controller
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY3121-ADAPTER 功能描述:插座和適配器 Eval Kit Adapter RoHS:否 制造商:Silicon Labs 產(chǎn)品:Adapter 用于:EM35x
CY3121-CUSTOMER 功能描述:開發(fā)軟件 WARP2 VHDL COMPILER PLD/CPLD ONLY-PC VER RoHS:否 制造商:Atollic Inc. 產(chǎn)品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
CY3125 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Warp CPLD Development Tool for UNIX
CY3125R62 功能描述:TOOL DEVELOPMENT CPLD FOR UNIX RoHS:否 類別:編程器,開發(fā)系統(tǒng) >> 軟件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:ISE® 設(shè)計套件 類型:訂閱 適用于相關(guān)產(chǎn)品:Xilinx FPGAs 其它名稱:Q4986209T1081384
CY3128 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Warp Professional CPLD Software
主站蜘蛛池模板: 都兰县| 集贤县| 启东市| 高安市| 龙门县| 东宁县| 碌曲县| 宁晋县| 绥滨县| 峨眉山市| 涟水县| 台东市| 安溪县| 广州市| 聂拉木县| 湖北省| 大城县| 壤塘县| 滦平县| 兴山县| 沁阳市| 屯门区| 贡嘎县| 普定县| 金华市| 涿州市| 若尔盖县| 大城县| 永济市| 灵璧县| 崇仁县| 宜黄县| 凤阳县| 万荣县| 兴山县| 平南县| 瓮安县| 普兰县| 信丰县| 苗栗市| 红河县|