欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: DC1370A-L
廠商: Linear Technology
文件頁數: 7/34頁
文件大小: 0K
描述: BOARD DEMO 25MSPS LTC2256-12
軟件下載: QuikEval II System
設計資源: DC1370A Design Files
標準包裝: 1
系列: *
相關產品: DC718C-ND - DEMO QUIKEVAL-II DATA
LTC2258-12
LTC2257-12/LTC2256-12
15
225812fd
For more information www.linear.com/LTC2258-12
pin FuncTions
PINS THAT ARE THE SAME FOR ALL DIGITAL OUTPUT
MODES
AIN+ (Pin 1): Positive Differential Analog Input.
AIN– (Pin 2): Negative Differential Analog Input.
GND (Pin 3): ADC Power Ground.
REFH (Pins 4, 5): ADC High Reference. Bypass to Pins
6, 7 with a 2.2F ceramic capacitor and to ground with a
0.1F ceramic capacitor.
REFL (Pins 6, 7): ADC Low Reference. Bypass to Pins
4, 5 with a 2.2F ceramic capacitor and to ground with a
0.1F ceramic capacitor.
PAR/SER (Pin 8): Programming Mode Selection Pin. Con-
nect to ground to enable the serial programming mode.
CS, SCK, SDI, SDO become a serial interface that control
the A/D operating modes. Connect to VDD to enable the
parallel programming mode where CS, SCK, SDI become
parallel logic inputs that control a reduced set of the A/D
operating modes. PAR/SER should be connected directly
to ground or the VDD of the part and not be driven by a
logic signal.
VDD (Pins 9, 10, 40): 1.8V Analog Power Supply. Bypass
to ground with 0.1F ceramic capacitors. Pins 9 and 10
can share a bypass capacitor.
ENC+ (Pin 11): Encode Input. Conversion starts on the
rising edge.
ENC(Pin 12): Encode Complement Input. Conversion
starts on the falling edge.
CS (Pin 13): In serial programming mode, (PAR/SER =
0V), CS is the serial interface chip select input. When
CS is low, SCK is enabled for shifting data on SDI into
the mode control registers. In the parallel programming
mode (PAR/SER = VDD), CS controls the clock duty cycle
stabilizer. When CS is low, the clock duty cycle stabilizer is
turned off. When CS is high, the clock duty cycle stabilizer
is turned on. CS can be driven with 1.8V to 3.3V logic.
SCK (Pin 14): In serial programming mode, (PAR/SER
= 0V), SCK is the serial interface clock input. In the
parallel programming mode (PAR/SER = VDD), SCK
controls the digital output mode. When SCK is low,
the full-rate CMOS output mode is enabled. When SCK
is high, the double data rate LVDS output mode (with
3.5mA output current) is enabled. SCK can be driven
with 1.8V to 3.3V logic.
SDI (Pin 15): In serial programming mode, (PAR/SER =
0V), SDI is the serial interface data input. Data on SDI is
clocked into the mode control registers on the rising edge
of SCK. In the parallel programming mode (PAR/SER =
VDD), SDI can be used to power down the part. When SDI
is low, the part operates normally. When SDI is high, the
part enters sleep mode. SDI can be driven with 1.8V to
3.3V logic.
SDO (Pin 16): In serial programming mode, (PAR/SER
= 0V), SDO is the optional serial interface data output.
Data on SDO is read back from the mode control registers
and can be latched on the falling edge of SCK. SDO is an
open-drain NMOS output that requires an external 2k
pull-up resistor to 1.8V-3.3V. If read back from the mode
control registers is not needed, the pull-up resistor is not
necessary and SDO can be left unconnected. In the parallel
programming mode (PAR/SER = VDD), SDO is not used
and should not be connected.
OGND (Pin 25): Output Driver Ground.
OVDD (Pin 26): Output Driver Supply. Bypass to ground
with a 0.1F ceramic capacitor.
VCM (Pin 37): Common Mode Bias Output, Nominally
Equal to VDD/2. VCM should be used to bias the common
mode of the analog inputs. Bypass to ground with a 0.1F
ceramic capacitor.
VREF(Pin38):ReferenceVoltageOutput,Nominally1.25V.
Bypass to ground with a 1F ceramic capacitor.
SENSE(Pin39):ReferenceProgrammingPin.Connecting
SENSEtoVDDselectstheinternalreferenceanda±1Vinput
range. Connecting SENSE to ground selects the internal
reference and a ±0.5V input range. An external reference
between 0.625V and 1.3V applied to SENSE selects an
input range of ±0.8 VSENSE.
相關PDF資料
PDF描述
KK3270045 OSCILLATOR 32.768 KHZ SMD
74 LAMP T 1-3/4
393 LAMP INCAND T1-3/4 MIDGE GROOVE
LC1ALG FLUORESCENT TASK LIGHT
398 LAMP INCAND T1-3/4 MIDGE GROOVE
相關代理商/技術參數
參數描述
DC1370A-M 制造商:Linear Technology 功能描述:14BIT ADC Eval Brd, Rq. DC718 制造商:Linear Technology 功能描述:14BIT ADC Eval Brd, Rq. DC718; Silicon Manufacturer:Linear Technology; Silicon Core Number:LTC2262-14; Kit Application Type:Data Converter; Application Sub Type:ADC; Kit Contents:Board, Guide; Features:Also works with requred DC718
DC1370A-N 制造商:Linear Technology 功能描述:12BIT ADC Eval Brd, Rq. DC718 制造商:Linear Technology 功能描述:12BIT ADC Eval Brd, Rq. DC718; Silicon Manufacturer:Linear Technology; Silicon Core Number:LTC2262-12; Kit Application Type:Data Converter; Application Sub Type:ADC; Kit Contents:Board, Guide; Features:Also works with requred DC718
DC1371A 功能描述:BOARD USB DATA ACQUISITION HS RoHS:是 類別:未定義的類別 >> 其它 系列:* 標準包裝:1 系列:* 其它名稱:MS305720A
DC1379A 功能描述:BOARD EVAL LTM8025 RoHS:否 類別:編程器,開發系統 >> 評估板 - DC/DC 與 AC/DC(離線)SMPS 系列:µModule® 標準包裝:1 系列:- 主要目的:DC/DC,步降 輸出及類型:1,非隔離 功率 - 輸出:- 輸出電壓:3.3V 電流 - 輸出:3A 輸入電壓:4.5 V ~ 28 V 穩壓器拓撲結構:降壓 頻率 - 開關:250kHz 板類型:完全填充 已供物品:板 已用 IC / 零件:L7981 其它名稱:497-12113STEVAL-ISA094V1-ND
DC1379B 制造商:Linear Technology 功能描述:BOARD EVAL LTM8025 制造商:Linear Technology 功能描述:EVAL BOARD, LTM8025 BUCK REGULATOR, Silicon Manufacturer:Linear Technology, Silicon Core Number:LTM8025, Kit Application Type:Power Management - Voltage Regulator, Application Sub Type:Synchronous Buck Regulator , RoHS Compliant: NA
主站蜘蛛池模板: 光山县| 大埔区| 宜春市| 繁峙县| 郁南县| 丰台区| 岳普湖县| 东乌珠穆沁旗| 枞阳县| 文安县| 色达县| 长寿区| 鄂托克前旗| 广丰县| 新龙县| 湾仔区| 郸城县| 禄丰县| 农安县| 公安县| 保靖县| 疏附县| 霍山县| 双牌县| 松潘县| 中卫市| 泸水县| 焉耆| 峡江县| 始兴县| 菏泽市| 清流县| 枣阳市| 广饶县| 肥城市| 黑河市| 特克斯县| 万州区| 通榆县| 屏东县| 奉新县|