欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: FAN5068MPX
廠商: FAIRCHILD SEMICONDUCTOR CORP
元件分類: 穩壓器
英文描述: DDR-1/DDR-2 plus ACPI Regulator Combo
中文描述: 1.5 A SWITCHING CONTROLLER, 345 kHz SWITCHING FREQ-MAX, QCC24
封裝: 5 X 5 MM, MO-220WHCC, MLP-24
文件頁數: 10/18頁
文件大小: 159K
代理商: FAN5068MPX
PRODUCT SPECIFICATION
FAN5068
10
REV. 1.0.1 9/9/04
Figure 6. Start-up Sequence into S0.
VDDQ
5V SB
V(UVLO)
4V
1V
3.3V LDO
T0
3.8V
T1
T2
T3 T4
T5
PWM Regulator
A PSPICE model and spreadsheet calculator are available for
the VDDQ PWM regulator to select external components
and verify loop stability. The topics covered below provide
the explanation behind the calculations in the spreadsheet.
Setting the output voltage
The output voltage of the PWM regulator can be set in the
range of 0.9V to 90% of its power input by an external resis-
tor divider.
The internal reference is 0.9V. The output is divided down by
an external voltage divider to the FB pin (for example, R1
and R2 in Figure 1). There is also a 1μA precision (±5%)
current sourced out of FB to ensure that if the pin is open,
VDDQ will remain low. The output voltage therefore is:
To minimize noise pickup on this node, keep the resistor to
GND (R2) below 2k. We selected R2 at 1.82k and solved for
R1.
The synchronous buck converter is optimized for 5V opera-
tion. The PWM modulator uses an average current mode
control for simplified feedback loop compensation.
Oscillator
The oscillator frequency is 300kHz. The internal PWM ramp
is reset on the rising clock edge.
PWM Soft Start
When the PWM regulator is enabled the circuit will wait
until the VDDQ IN pin is below 100mV to ensure that the
soft-start cycle does not begin with a large residual voltage
on the PWM regulator output.
When the PWM regulator is disabled, 50
is turned on from
VDDQ IN to PGND to discharge the output.
The voltage at the positive input of the error amplifier is
limited to V
CSS
which is charged with a 50μA current
source. Once CSS has charged to 0.9V, the output voltage
will be in regulation.
The time it takes SS to reach 0.9V is:
where T
0.9
is in ms if C
SS
is in nF.
CSS charges another 400mV before the PWM regulator’s
latched faults are enabled. When CSS reaches 2.5V, the VTT
and 1.2V LDO will begin their soft-start ramps. After the
VTT and 1.2V LDO regulators are in regulation, PGOOD is
then allowed to go HIGH (open). UVLO on VCC will
discharge SS and reset the IC.
To prevent large duty cycles and high currents during the
beginning of the PWM soft-start, the input to the PWM com-
parator is also clamped by CSS. This clamping action has no
practical effect on operation of the circuit after CSS has
passed about 0.4V.
R2
V
-------------R1
0.9V
1
μ
A
+
=
(3a)
R1
R2
---------0.9
V
0.9
(
)
1
μ
A
1.816k
1.82k
=
=
(3b)
T
0.9
0.9
-------50
C
×
=
(4)
相關PDF資料
PDF描述
FAN5068 DDR-1/DDR-2 plus ACPI Regulator Combo
FAN5068ACPI FAN5068 Component calculation and simulation tools
FAN5068DDR FAN5068 Component calculation and simulation tools
FAN5069MTCX PWM and LDO Controller Combo
FAN5069 PWM and LDO Controller Combo
相關代理商/技術參數
參數描述
FAN5069 制造商:FAIRCHILD 制造商全稱:Fairchild Semiconductor 功能描述:PWM and LDO Controller Combo
FAN5069_06 制造商:FAIRCHILD 制造商全稱:Fairchild Semiconductor 功能描述:PWM and LDO Controller Combo
FAN5069_08 制造商:FAIRCHILD 制造商全稱:Fairchild Semiconductor 功能描述:PWM and LDO Controller Combo
FAN5069B_BAC3116B WAF 制造商:Fairchild Semiconductor Corporation 功能描述:
FAN5069C_BAD3116B WAF 制造商:Fairchild Semiconductor Corporation 功能描述:
主站蜘蛛池模板: 甘肃省| 宣化县| 铁岭县| 平和县| 子洲县| 霍林郭勒市| 东山县| 洛宁县| 泾阳县| 肃南| 青海省| 红原县| 呈贡县| 尼玛县| 江陵县| 泌阳县| 建宁县| 湘西| 安康市| 岳普湖县| 涟源市| 尤溪县| 镇雄县| 汪清县| 中山市| 阜城县| 克拉玛依市| 朔州市| 成武县| 琼结县| 马关县| 宜州市| 南郑县| 获嘉县| 四平市| 鄂托克旗| 南阳市| 古交市| 儋州市| 盘山县| 栾城县|